
Rev. 1.00
�0 of ���
�an�a�� 1�� �01�
Standard 8051 8-Bit Flash MCU
HT85F2260/HT85F2270/HT85F2280
Pin Descriptions
6
Pin Descriptions
With the exception of the power pins, all pins on these devices can be referenced by their Port
name, e.g. P0.0, P0.1 etc, which refer to the digital I/O function of the pins. However these Port
pins are also shared with other function such as the Analog to Digital Converter, Serial Port pins
etc. The function of each pin is listed in the following table, however the details behind how each
pin is configured is contained in other sections of the datasheet.
Pin Name
Function
OPT
I/T
O/T
Description
P0.0/ICPDA/TDA
P0.0
P0M0
P0M1
P0WAKE
ST
CMOS
Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
ICPDA
—
ICP Data Inp�t/O�tp�t
TDA
—
Deb�g Data Inp�t/O�tp�t
P0.1/C1OUT
P0.1
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
C1OUT
—
—
CMOS Compa�ato� 1 O�tp�t
P0.�/SSN
P0.�
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
SSN
—
ST
—
SPI Slave select Inp�t
P0.3/SCK
P0.3
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
SCK
—
ST
CMOS SPI Clock
P0.4/MISO
P0.4
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
MISO
—
ST
CMOS SPI Maste� In Slave O�t pin
P0.�/MOSI
P0.�
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
MOSI
—
ST
CMOS SPI Maste� O�t Slave In pin
P0.6/SCL
P0.6
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
SCL
—
—
NMOS I
�
C Clock
P0.7/SDA
P0.7
P0M0
P0M1
P0WAKE
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode and wake-�p
SDA
—
—
NMOS I
�
C Data
P1.0/INT3/CC0
P1.0
P1M0
P1M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
INT3
—
ST
—
Exte�nal Inte���pt 3 Inp�t
CC0
—
ST
CMOS Compa�e/Capt��e inp�t/o�tp�t fo� PCA mod�le 0
P1.1/INT4/CC1
P1.1
P1M0
P1M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
INT4
—
ST
—
Exte�nal Inte���pt 4 Inp�t
CC1
—
ST
CMOS Compa�e/Capt��e inp�t/o�tp�t fo� PCA mod�le 1
P1.�/INT�/CC�
P1.�
P1M0
P1M1
ST
CMOS Gene�al p��pose I/O. Registe� selected I/O mode
INT�
—
ST
—
Exte�nal Inte���pt � Inp�t
CC�
—
ST
CMOS Compa�e/Capt��e inp�t/o�tp�t fo� PCA mod�le �