Erratas
42/56
netX 50 to netX 51/52 | Migration Guide
DOC120109MG05EN | Revision 5 | English | 2013-08 | Released | Public
2012-2013
5 Erratas
5.1
Fixed Erratas of netX 50
netX 50 Errata
Number
Desciption
Fixed in
netX 51/52
1
DMA Controller: Controller can not write to SDRAM
Yes
2
SDRAM: Access to offset 0xDEAD0 – DEADF fails after Power On Reset
Yes
3
SPI: Setting the clock divider to 0 and starting a transfer causes SPI core to hang
Yes
4
SPI: Legacy Register “CR_NCPHA” Bit appears inverted when read
Yes
5
I2C: Signal timing can cause problems with some components
Yes
6
Reset Control Register: Register not protected by netX locking mechanism
Yes
8
SPI Master: Transmit FIFO may loose data in 16 bit mode
Yes
9
UARTs: Using Transmit FIFO may result in wrong transmit data
Yes
10
Host interface: Watchdog Output / DPM_D19 signal is driven low after Reset
Yes
11
Host interface: Error in configuration register regarding DPM ISA mode
Yes
12
GPIO module: Interrupts may be lost
Yes
13
Internal PHYs: Error in 10 Mbit half duplex mode
Yes
14
Host Interface: DPM access time with Hilscher standard DPM layout is unpredictable
Yes
Table 24: Fixed Erratas of netX 50