General Changing
37/56
netX 50 to netX 51/52 | Migration Guide
DOC120109MG05EN | Revision 5 | English | 2013-08 | Released | Public
2012-2013
Peripheral
netX 50
netX 51/52
Internal Dual-PHY
No
differences
New: netX 51-PHY with optimized latency (round-trip latency 230ns)
MIIMU (MDIO)
1 MDIO interface for both internal PHYs
Separate MDIO interfaces for internal and
external PHYs
CRC unit
No
differences
Watchdog
No
differences
CCD-Sensor X
removed
CORDIC -
New module for fast coordinate
transformation
Memory Controller
No
differences
New: SRAM based device features:
Asynchronous-Page-Mode (APM)
Optional ready/wait signal for external wait state generation providing signal filtering an
timeout logic
Host Interface
Following DPM-Modes supported:
INTEL_8BIT_SRAM
INTEL_8BIT_MULTIPLEXED
INTEL_16BIT_SRAM
INTEL_16BIT_BYTE_WRITE
INTEL_16BIT_MUL_NO_BES
INTEL_32BIT_SRAM
MOTOROLA_8BIT_MULTIPLEXED
MOTOROLA_16BIT
MOTOROLA_16BIT_68000
Following netX 50 compatible DPM-Modes:
INTEL_8BIT_SRAM
INTEL_8BIT_MULTIPLEXED
INTEL_16BIT_SRAM
INTEL_16BIT_BYTE_WRITE
INTEL_16BIT_MUL_NO_BES
INTEL_32BIT_SRAM
MOTOROLA_8BIT_MULTIPLEXED
MOTOROLA_16BIT
MOTOROLA_16BIT_68000
Additionally supported DPM-Modes:
INTEL_16BIT_MUL_BYTE_WRITE
INTEL_16BIT_MUL_2BE
INTEL_16BIT_MUL_BYTE_ADDR
INTEL_32BIT_BYTE_WRITE
INTEL_32BIT_MUL_BYTE_ADDR
INTEL_32BIT_MUL_DWORD_ADDR
INTEL_32BIT_MUL_4BE
INTEL_32BIT_MUL_4BE_BYTE_ADDR
MOTOROLA_8BIT_6800
MOTOROLA_16BIT_MUL_BYTE_ADDR
MOTOROLA_16BIT_MUL_WORD_ADDR
MOTOROLA_32BIT
MOTOROLA_32BIT_MUL_BYTE_ADDR
MOTOROLA_32BIT_MUL_DWORD_ADD
R
TIOMAP_16BIT_NON_MULTIPLEXED
TIOMAP_16BIT_MULTIPLEXED
ISA_8BIT
ISA_16BIT
Additionally supported serial DPM via
SPI/QSPI
SPI modes 0...3, up to 125 MBaud
Integrated SDRAM Controller
Table 20: Peripheral Comparison