![GOWIN DK_START_GW1NSR-LX2CQN48PC5I4_V 2.1 Скачать руководство пользователя страница 14](http://html.mh-extra.com/html/gowin/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1/dk_start_gw1nsr-lx2cqn48pc5i4_v-2-1_user-manual_2248349014.webp)
2 Development Board Description
2.5 Features
DBUG401-1.0E
7(22)
2.5
Features
The structure and features of the development board are as follows:
1.
FPGA
Adopts QN48 package
Up to 38 user I/O
Embedded flash, data not easily lost if power down
Abundant LUT4 resources
Multiple modes and capacities of B-SRAM
2.
FPGA Configuration Mode
JTAG
AUTO BOOT
3.
Clock resource
50MHz Clock Crystal Oscillator
4.
Key switch and slide switch
One reset button
One key switches
5.
LED
One power indicator (green)
One DONE indicator (green)
2 LEDs (green)
6.
Memory
1Mbit built-in Flash
32Mbit built-in PSRAM
7. MIPI/LVDS
5 pairs of MIPI/LVDS differential input; 4 pairs of MIPI/LVDS differential
output
8.
GPIO
7 I/O expansion resources
9.
LDO Power
Support 3.3 V, 2.5V, 1.8 V, and1.2 V.