3 Development Board Circuit
3.1 FPGA Module
DBUG408-1.0E
8(16)
3
Development Board Circuit
3.1
FPGA Module
Overview
For the resources of GW2AR FPGA products, please refer to
For the resources of GW1NSR FPGA products, please refer to
GW1NSR Series of FPGA Products
I/O BANK Introduction
For the I/O BANK, package, and pinout information, see
GW2AR Series of FPGA Products Package and Pinout User Guide
for
more details.
For the I/O BANK, package, and pinout information, see
GW1NSR Series of FPGA Products Package and Pinout User Guide
more details.
3.2
Download Module
3.2.1
Introduction
The development board provides a JTAG download interface. You can
set the MODE value to download the programs to the on-chip SRAM or
external Flash. When downloaded to SRAM, the bitstream file will be lost if
the device is power down. When downloaded to Flash, the bitstream file
will not be lost if the device powers down.
The MODE value configuration is as follows:
1.
In any mode, you can download the bitstream file to the on-chip SRAM
and run it immediately.