3 Development Board Circuit
3.7 LVDS Interfaces
DBUG375-1.0E
17(40)
to 2.5V when LVDS is used.
Figure 3-6 LVDS TX Interface
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_B1_P
LVDS_B2_P
LVDS_B3_P
LVDS_B4_P
LVDS_B5_P
LVDS_B1_N
LVDS_B2_N
LVDS_B3_N
LVDS_B4_N
LVDS_B5_N
J20
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_B6_P
LVDS_B7_P
LVDS_B8_P
LVDS_B9_P
LVDS_B10_P
LVDS_B6_N
LVDS_B7_N
LVDS_B8_N
LVDS_B9_N
LVDS_B10_N
J19
Figure 3-7 LVDS RX Interface
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_A1_P
LVDS_A2_P
LVDS_A3_P
LVDS_A4_P
LVDS_A5_P
LVDS_A1_N
LVDS_A2_N
LVDS_A3_N
LVDS_A4_N
LVDS_A5_N
J18
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_A6_P
LVDS_A7_P
LVDS_A8_P
LVDS_A9_P
LVDS_A10_P
LVDS_A6_N
LVDS_A7_N
LVDS_A8_N
LVDS_A9_N
LVDS_A10_N
J17
3.7.2
Pinout
Table 3-6 LVDS TX Pinout
Pins Number
Name
FPGA Pin No. BANK
I/O Level
Description
1
LVDS_B1_P
V16
4
2.5V
Differential
Channel 1+
2
LVDS_B1_N U16
4
2.5V
Differential
Channel 1-
5
LVDS_B2_P
V17
4
2.5V
Differential
Channel 2+
6
LVDS_B2_N V18
4
2.5V
Differential