![GOWIN DK START GW1NSR-LV4CQN48PC7I6 V 1.1 Скачать руководство пользователя страница 23](http://html.mh-extra.com/html/gowin/dk-start-gw1nsr-lv4cqn48pc7i6-v-1-1/dk-start-gw1nsr-lv4cqn48pc7i6-v-1-1_user-manual_2248348023.webp)
3 Development Board Circuit
3.9 MIPI/LVDS
DBUG388-1.1E
16(21)
3.9.2
MIPI/LVDS Circuit
Figure 3-8 LVDS Circuit
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
F_LVDS_A1_P
F_LVDS_A2_P
F_LVDS_A3_P
F_LVDS_A4_P
F_LVDS_A1_N
F_LVDS_A2_N
F_LVDS_A3_N
F_LVDS_A4_N
J15
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
F_LVDS_B1_P
F_LVDS_B2_P
F_LVDS_B3_P
F_LVDS_B4_P
F_LVDS_B5_P
F_LVDS_B1_N
F_LVDS_B2_N
F_LVDS_B3_N
F_LVDS_B4_N
F_LVDS_B5_N
J16
3.9.3
Pinout
Table 3-7 J15 FPGA Pinout
Signal Name
FPGA
Pin No.
Socket
Pin No.
BANK Description
I/O Level
F_LVDS_A1_P 28
1
2
Differential output
channel 1+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A1_N 27
2
2
Differential output
channel 1-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_A2_P 30
5
2
Differential output
channel 2+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A2_N 29
6
2
Differential output
channel 2-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
7
-
-
GND
-
8
-
-
F_LVDS_A3_P 32
9
2
Differential output
channel 3+
2.5V(LVDS)/
1.2V(MIPI)
F_LVDS_A3_N 31
10
2
Differential output
channel 3-
2.5V(LVDS)/
1.2V(MIPI)
GND
-
11
-
-
GND
-
12
-
-
Содержание DK START GW1NSR-LV4CQN48PC7I6 V 1.1
Страница 1: ...DK_START_GW1NSR LV4CQN48PC7I6_V 1 1 User Guide DBUG388 1 1E 07 30 2021 ...
Страница 29: ......