3 Development Board Circuit
3.9 MIPI/LVDS
DBUG361-1.2E
25(30)
3.9.3
Pins Distribution
Table 3-11 J15 FPGA Pin Distribution (IDES16:1 Supported)
Signal Name
Pin No.
Socket Pin No.
BANK Description
I/O Level
F_LVDS_A1_P
136
1
0
Differential input
channel 1+
2.5V(LVDS)
F_LVDS_A1_N
135
2
0
Differential input
channel 1-
2.5V(LVDS)
GND
-
3
-
-
-
GND
-
4
-
-
-
F_LVDS_A2_P
134
5
0
Differential input
channel 2+
2.5V(LVDS)
F_LVDS_A2_N
133
6
0
Differential input
channel 2-
2.5V(LVDS)
GND
-
7
-
-
-
GND
-
8
-
-
-
F_LVDS_A3_P
125
9
0
Differential input
channel 3+
2.5V(LVDS)
F_LVDS_A3_N
124
10
0
Differential input
channel 3-
2.5V(LVDS)
GND
-
11
-
-
-
GND
-
12
-
-
-
F_LVDS_A4_P
123
13
0
Differential input
channel 4+
2.5V(LVDS)
F_LVDS_A4_N
122
14
0
Differential input
channel 4-
2.5V(LVDS)
GND
-
15
-
-
-
GND
-
16
-
-
-
F_LVDS_A5_P
115
17
1
Differential input
channel 5+
2.5V(LVDS)
F_LVDS_A5_N
114
18
1
Differential input
channel 5-
2.5V(LVDS)
GND
-
19
-
-
-
GND
-
20
-
-
-
Table 3-12 J17 FPGA Pin Distribution
Signal Name
Pin No.
Socket Pin No.
BANK Description
I/O Level
F_LVDS_A6_P
121
1
0
Differential input
channel 6+
2.5V(LVDS)
F_LVDS_A6_N
120
2
0
Differential input
2.5V(LVDS)
Содержание DK-START-GW1NR9
Страница 1: ...DK START GW1NR9 V1 1 User Guide DBUG361 1 2E 2019 12 19 ...
Страница 38: ......