Pinout
Pin #
Pin Name
Pin Type
Description/Default Function
Voltage Domain
4
GPIO_0
Digital I/O
SWDCLK
VDDIO1
5
GPIO_1
Digital I/O
SWDIO
VDDIO1
6
GPIO_2
Digital I/O
General purpose I/O
VDDIO1
7
GPIO_3
Digital I/O
General purpose I/O
VDDIO1
8
GPIO_4
Digital I/O
General purpose I/O
VDDIO1
9
GPIO_5
Digital I/O
General purpose I/O
VDDIO1
10
GPIO_6
Digital I/O
General purpose I/O
VDDIO1
11
GPIO_7
Digital I/O
General purpose I/O
VDDIO1
12
GPIO_8
Digital I/O
General purpose I/O
VDDIO1
13
GPIO_9
Digital I/O
General purpose I/O
VDDIO1
14
GPIO_10
Digital I/O
General purpose I/O
VDDIO1
15
GPIO_11
Digital I/O
General purpose I/O
VDDIO1
16
GPIO_12
Digital I/O
General purpose I/O
VDDIO1
17
VDDIO_1
Digital I/O supply
Digital I/O supply input
VDDIO1
18
GPIO_13
Digital I/O
General purpose I/O
VDDIO1
19
GPIO_14
Digital I/O
General purpose I/O
VDDIO1
20
GPIO_15
Digital I/O
General purpose I/O
VDDIO1
21
CHIP_EN
Mixed Signal IN
Master Enable for chip reset pin.
Minimum value of high level for CHIP_EN is 1 V.
22
VIO_LDO_OUT
PMU
Connected to VBATL, output of on-chip I/O supply
regulator, used as power input pin of VDDIO0 digital
IO domain.
Connected internally to
VDDIO0
23
VDD_DIGCORE_1V
PMU
Output of On-Chip LDO for digital core. Connect to a 1
µF capacitor.
24
VREG
PMU
Feedback pin from switching regulator
25
VSW
PMU
DC-DC Converter switching node
26
VSS_BUCK
PMU
DC-DC converter supply and general battery GND
27
VBATL
PMU
Power supply input
28
RTC_N
PMU
RTC terminal -, 32.768 kHz crystal -
29
RTC_P
PMU
RTC te, 32.768 kHz c
30
MSIO4
Mixed Signal I/O
Configurable to be a GPIO mixed signal (ADC
interface)
VBATL
31
MSIO3
Mixed Signal I/O
Configurable to be a GPIO mixed signal (ADC
interface)
VBATL
Copyright © 2021 Shenzhen Goodix Technology Co., Ltd.
10