GD32W51x User Manual
98
2.5.20.
Secure mark configuration register 3 (FMC_SECMCFG3)
Address offset: 0x64
Reset value: 0x0000 03FF.
This register can not be written if OBWEN bit is set.
This register is secure. It can be read and written only by secure access. A non-secure
read/write access is RAZ/WI. This register can be protected against non-privileged access
when PRIV=1.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SECM3_EPAGE[9:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SECM3_SPAGE[9:0]
rw
Bits
Fields
Descriptions
31:26
Reserved
Must be kept at reset value.
25:16
SECM3_EPAGE[9:0] End page of secure mark area 3.
15:10
Reserved
Must be kept at reset value.
9:0
SECM3_SPAGE[9:0] Start page of secure mark area 3.
2.5.21.
NO-RTDEC region register x (FMC_NODECx, x=0,1,2,3)
Address offset: 0x70 + 0x4 * x (x = 0 to 3)
Reset value: 0x0000 03FF
This register can not be written if OBWEN bit is set.
This register is secure when TZEN = 1. It can be read and written only by secure access or
TZEN = 0. A non-secure read/write access is RAZ/WI. This register can be protected against
non-privileged access when FMC_PRIV = 1.
It is only defined in the secure area and provided for use in the non-secure area. Non-secure
can not be defined.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
NODECx_EPAGE[9:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
NODECx_SPAGE[9:0]
rw
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...