GD32W51x User Manual
722
Table 22-1. QSPI signal description
Pin nam e
Direction
Description
CSN
O
chip select output
(active low)
SCK
O
clock output
IO0/SO
I/O
single mode:data output
dual mode: data intput or output
qual mode: data intput or output
IO1/SI
I/O
single mode:data input
dual mode: data intput or output
qual mode: data intput or output
IO2
I/O
single mode:connect WP pin of flash,control
“w rite
protect” function
dual mode: connect WP pin of flash,control
“w rite
protect” function
qual mode: data intput or output
IO3
I/O
single mode: connect HOLD pin of flash,control
“hold”
function
dual mode: connect HOLD pin of flash,control
“hold”
function
qual mode: data intput or output
shows the block diagram of the QSPI unit.
Figure 22-1. QSPI diagram
QSPI
AHB1 and AHB3
T
Z
P
C
U
F
M
C
Extern
al
flash
IO0
IO1
IO2
IO3
SCK
CSN
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...