GD32W51x User Manual
433
32.768KHz, the number of RTCCLK pulses added during 32s calibration w indow is
(512 * FREQI) - CMSK
14
CWND8
Frequency compensation w indow 8 second selected
0: No effect
1: Calibration w indow is 8 second
Note:
When CWND8=1, CMSK[1:0] are stuck at “00”.
13
CWND16
Frequency compensation w indow 16 second selected
0: No effect
1: Calibration w indow is 16 second
Note:
When CWND16=1, CMSK[0] are stuck at “0”.
12:9
Reserved
Must be kept at reset value.
8:0
CMSK[8:0]
Calibration mask number
The number of mask pulse out of 2
20
RTCCLK pulse.
This feature w ill decrease the frequency of calendar w ith a resolution of 0.9537
PPM.
16.4.17.
Tamper register (RTC_TAMP)
Address offset: 0x40
Backup domain reset: 0x0000 0000
System reset: no effect
This register can be write-protected to prevent
non-secure access or non-privileged access
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BKERAS
E
Reserved
TP1NOER TP0NOER
AOT
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DISPU
PRCH[1:0]
FLT[1:0]
FREQ[2:0]
TPTS
Reserved
TP1EG
TP1EN
TPIE
TP0EG
TP0EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
BKERASE
Backup registers erase
Writing ‘1’ to this bit reset the backup registers. Writing 0 has no effect. This bit is
alw ays read as 0.
30:21
Reserved
Must be kept at reset value.
20
TP1NOER
Tamper 1 no erase
0: Tamper 1 event erases the backup registers.
1: Tamper 1 event does not erase the backup registers
19
TP0NOER
Tamper 0 no erase
0: Tamper 0 event erases the backup registers.
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...