GD32W51x User Manual
199
23:19
Reserved
Must be kept at reset value.
18:16
PLLI2SPSC[2:0]
The PLLI2S VCO source clock pre-scale.
Set and reset by softw are w hen the PLLI2S is disable. These bits used to generate
the clock of PLLI2SVCO source clock CK_PLLI2SV COSRC.
000: CK_PLLI2SSRC / 1
001: CK_PLLI2SSRC / 2
………
110: CK_PLLI2SSRC / 7
111: CK_PLLI2SSRC / 8
15
Reserved
Must be kept at reset value.
14:8
PLLI2SN[8:0]
The PLLI2S VCO clock multiplication factor
Set and reset by softw are, w hen the PLLI2S is disable. These bits used to generate
PLLI2S
VCO clock (CK_PLLI2SV CO)
from PLLI2S
VCO source clock
(CK_PLLI2SVCOSR C).
Note: The frequency of CK_PLLI2SV CO is betw een 64MHz to 500MHz
The value of PLLI2SN must : 8
≤PLLI2SN≤127
0000000: Reserved
0000001: Reserved
…
0000111: Reserved
0001000: CK_PLLI2SVCO = CK_PLLI2SVCOSRC x 8.
0001001: CK_PLLI2SVCO = CK_PLLI2SVCOSRC x 9.
…
1111111: CK_PLLI2SVCO = CK_PLLI2SVCOSRC x 127
7:6
Reserved
Must be kept at reset value.
5:0
PLLI2SDIV[5:0]
PLLI2S clock divider factor.
This bit is set and reset by softw are.
000000: PLLI2SDIV input source clock divided by 32
000001: Reserved
000010: Reserved
000011: PLLI2SDIV input source clock divided by 1.5
000100: PLLI2SDIV input source clock divided by 2
000101: PLLI2SDIV input source clock divided by 2.5
…
111111: PLLI2SDIV input source clock divided by 31.5
6.5.24.
Clock configuration register 1 (RCU_CFG1)
Address offset: 0x8C
Reset value: 0x0030 0600
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...