GD32W51x User Manual
187
1: Enabled TIMER0 clock
6.5.15.
AHB1 sleep mode enable register (RCU_AHB1SPEN)
Address offset: 0x50
Reset value: 0x206F F187
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
USBFSS
PEN
Reserved
DMA1SP
EN
DMA0SP
EN
Reserved
SRAM3S
PEN
SRAM2S
PEN
SRAM1S
PEN
SRAM0S
PEN
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FMCSPE
N
WIFIRUN
SPEN
WIFISPE
N
CRCSPE
N
Reserved
TSISPEN
TZGPCS
PEN
Reserved
PCSPEN PBSPEN PASPEN
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29
USBFSSPEN
USBFS clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled USBFS clock w hen sleep mode
1: Enabled USBFS clock w hen sleep mode
28:23
Reserved
Must be kept at reset value.
22
DMA1SPEN
DMA1 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled DMA1 clock w hen sleep mode
1: Enabled DMA1 clock w hen sleep mode
21
DMA0SPEN
DMA0 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled DMA0 clock w hen sleep mode
1: Enabled DMA0 clock w hen sleep mode
20
Reserved
Must be kept at reset value.
19
SRAM3SPEN
SRAM3 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled SRAM3 clock w hen sleep mode
1: Enabled SRAM3 clock w hen sleep mode
18
SRAM2SPEN
SRAM2 clock enable w hen sleep mode
This bit is set and reset by softw are.
0: Disabled SRAM2 clock w hen sleep mode
Содержание GD32W515 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32W51x Arm Cortex M33 32 bit MCU User Manual Revision 1 0 Nov 2021 ...
Страница 66: ...GD32W51x User Manual 66 Bits Fields Descriptions 31 0 UNIQUE_ID 95 64 Unique device ID ...
Страница 389: ...GD32W51x User Manual 389 The FWDGT timeout can be more accurate by calibrating the IRC32K ...
Страница 504: ...GD32W51x User Manual 504 ...
Страница 710: ...GD32W51x User Manual 710 ...