GD32F403xx User Manual
50
Write KEY[31:0] with keys to unlock FMC_CTL0 register.
2.4.3.
Option byte unlock key register (FMC_OBKEY)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
OBKEY[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OBKEY[15:0]
w
Bits
Fields
Descriptions
31:0
OBKEY[31:0]
FMC_ CTL0 option bytes operation unlock register
These bits are only be written by software.
Write OBKEY[31:0] with keys to unlock option bytes command in FMC_CTL0
register.
2.4.4.
Status register 0 (FMC_STAT0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ENDF
WPERR Reserved PGERR Reserved
BUSY
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
ENDF
End of operation flag bit
When the operation executed successfully, this bit is set by hardware.
The software can clear it by writing 1.
4
WPERR
Erase/Program protection error flag bit
When erase/program on protected pages, this bit is set by hardware.
The software can clear it by writing 1.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...