GD32F403xx User Manual
205
Continuous mode can’t be used in this mode, because it continuously converts the routine
channel. The behavior of follow-up slow mode shows in the
.
After an EOC interrupt is generated by ADC0 (if EOCIE bit is set), we can use a 32-bit DMA,
which transfers to SRAM the ADC_RDATA register containing the ADC1 converted data in
the [31: 16] bits field and the ADC0 converted data in the [15: 0] bits field.
Note:
The maximum sampling time allowed is <14 CK_ADC cycles to avoid the overlap
between ADC0 and ADC1 sampling phases in the event that they convert the same channel.
Figure 12-14. Routine follow-up slow mode
CH1
ADC0
ADC1
Routine
trigger
Sample
Convert
· · ·
· · ·
EOC(ADC0 )
EOC(ADC1)
CH1
CH1
CH1
CH1
CH1
CH1
CH1
14 CK_ADC
cycles
14 CK_ADC
cycles
12.6.
ADC interrupts
The interrupt can be produced on one of the events:
◼
End of conversion for routine sequence.
◼
The analog watchdog event.
Содержание GD32F403 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F403xx Arm Cortex M4 32 bit MCU User Manual Revision 2 6 Jul 2022 ...
Страница 177: ...GD32F403xx UserManual 177 Peripheral Channel 0 Channel 1 Channel 2 Channel 3 Channel 4 SDIO SDIO ...
Страница 217: ...GD32F403xx UserManual 217 ensures that no conversion is in progress ...