GD32F20x User Manual
853
13:0
Reserved
Must be kept at reset value
27.4.27.
MSC transmitted good frames after a single collision counter register
(ENET_MSC_SCCNT)
Address offset: 0x014C
Reset value: 0x0000 0000
This register counts the number of successfully transmitted frames after a single collision in
Half-duplex mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SCC[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SCC[15:0]
r
Bits
Fields
Descriptions
31:0
SCC[31:0]
Transmitted good frames single collision counter bits
These bits count the number of a transmitted good frames after only a single
collision
27.4.28.
MSC transmitted good frames after more than a single collision counter
register (ENET_MSC_MSCCNT)
Address offset: 0x0150
Reset value: 0x0000 0000
This register counts the number of successfully transmitted frames after more than one single
collision in Half-duplex mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MSCC[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MSCC[15:0]
r
Bits
Fields
Descriptions
31:0
MSCC[31:0]
Transmitted good frames more one single collision counter bits
These bits count the number of a transmitted good frames after more than one
single collision
Содержание GD32F20 Series
Страница 1: ...GigaDevice Semiconductor Inc GD32F20x ARM Cortex M3 32 bit MCU User Manual Revision 2 2 Oct 2019 ...
Страница 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Страница 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Страница 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Страница 385: ...GD32F20x User Manual 385 ...
Страница 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...