590
CHAPTER 19 512 KBIT FLASH MEMORY
19.7
Check the Execution State of Automatic Algorithm
Since the programming/erasing flow is controlled by the automatic algorithm, hardware
sequence flag can check the internal operating state inside of flash memory.
■
Hardware Sequence Flags
●
Overview of hardware sequence flag
The hardware sequence flag consists of the following 5-bit outputs:
•
Data polling flag (DQ7)
•
Toggle bit flag (DQ6)
•
Timing limit over flag (DQ5)
•
Sector erasing timer flag (DQ3)
•
Toggle bit 2 flag (DQ2)
These flags can be used to check completion of programming, chip and sector erasing, and
whether erase code writing are enabled.
The hardware sequence flags can be referred by setting command sequences and performing
read access to the address of a target sector in flash memory. The hardware sequence flag
should be output from the bank of only command published side.
"Bit Allocation of
Hardware Sequence Flags" gives the bit allocation of the hardware sequence flags.
•
To identify whether automatic programming/chip and sector erasing is in execution or
terminated, check the hardware sequence flag or the flash memory programming/erasing
status bit (FMCS: RDY) in the flash memory control status register. Programming/erasing is
terminated, returning to the read/reset state.
•
To create a programming/erasing program, use the DQ7, DQ6, DQ5, DQ3 and DQ2 flags to
check that automatic programming/erasing is terminated and read data.
•
The hardware sequence flags can also be used to check whether the second and later sector
erase code writing is enabled.
Table 19.7-1 Bit Allocation of Hardware Sequence Flags
Bit No.
7
6
5
4
3
2
1
0
Hardware sequence flag
DQ7
DQ6
DQ5
−
DQ3
DQ2
−
−
Содержание F2MC-16LX Series
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Страница 4: ......
Страница 8: ...iv ...
Страница 10: ...vi ...
Страница 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Страница 176: ...158 CHAPTER 3 CPU ...
Страница 224: ...206 CHAPTER 5 Timebase timer ...
Страница 294: ...276 CHAPTER 8 16 bit reload timer ...
Страница 366: ...348 CHAPTER 12 DTP external interrupt ...
Страница 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Страница 446: ...428 CHAPTER 14 UART0 ...
Страница 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Страница 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Страница 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 677: ...659 APPENDIX A Instructions Table A 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Страница 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Страница 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Страница 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Страница 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Страница 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Страница 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Страница 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Страница 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Страница 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 710: ......