Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
21-56
Freescale Semiconductor
External Memory Controller (EMC)
21.4.3
SDRAM Machine
The EMC provides an SDRAM interface (machine) for the external memory. The SDRAM machine
provides the control functions and signals for JEDEC-compliant SDRAM devices. Each bank can control
a SDRAM device on the EMC.
21.4.3.1
Supported SDRAM Configurations
The memory controller supports any SDRAM configuration with the restriction that all SDRAM devices
that reside on the bus should have the same timing parameters (as defined in SDMR).
shows
an example connection between the EMC and a 24-bit SDRAM device with 12 address lines. Address
signals A[2:0] of the SDRAM connect directly to LA[2:0], address pin A10 connects to the EMC’s
dedicated LSDA10 signal, while the remaining address bits (except A10) are latched from LAD[11:3].
Figure 21-15. Connection to a 24-Bit SDRAM with 12 Address Lines
OR0
AM
XAM
BCTLD
CSNT
ACS
XACS
SCY
SETA
TRLX
EHTR
EAD
000_0000_0000
00
0
1
11
1
1111
0
1
1
1
Table 21-69. Boot Bank Field Values After Reset (Continued)
Register
Field Setting
LSDA10
LSDDQM
LCS1
LAD[23:0]
SDRAM
Local Bus
Lat
ch
Memory Address
LALE
LSDWE
24-Bit Port Size
LSDRAS
LSDCAS
Controller
LCKE
LCLK
LA[2:0]
WE
RAS
CAS
CS
DQM
A10
A[11,9:3]
DQ[23:0]
CLK
CKE
A[2:0]
LAD[11,9:3]
Memory Data
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...