![Freescale Semiconductor PowerQUICC III Скачать руководство пользователя страница 15](http://html1.mh-extra.com/html/freescale-semiconductor/powerquicc-iii/powerquicc-iii_application-note_2330562015.webp)
PowerQUICC III Performance Monitors, Rev. 2
Freescale Semiconductor
15
Revision History
A balanced system should be star-shaped.
Figure 9
shows a Kiviat graph for a balanced system.
Figure 9. Kiviat Graph for Balanced System
It is easy to compare the operation of the two systems represented by
Figure 8
and
Figure 9
.
Figure 8
shows
an unbalanced system. It is apparent that a significant amount of time is being spent reading from the LBC.
This correlates to the data collected previously in
Figure 7
, in which the cache was disabled for the LBC,
making it easy to identify that problem.
Figure 9
is an example correlating to the corrected system, with cache enabled for the LBC. This system
appears balanced, as its plot looks more star-shaped.
8
Revision History
Table 3
provides a revision history for this application note.
Table 3. Document Revision History
Rev.
Number
Date
Substantive Change(s)
2
03/2014
Added new
Figure 4
.
1
08/06/2008
In
Table 1
, corrected formula of the L1 I-cach miss rate from CE:Com:68/CE:Ref:2 to
CE:Com:60/CE:Ref:2. Fixed table formatting.
0.000%
20.000%
40.000%
60.000%
80.000%
100.000%
CPU Efficiency
Cycles Read/Wr DDR
Cache Hit Ratio
Branch Miss Rate
Overall DDR Page Hit Rate
Cycles Reading LBC SDRAM
Packets Per Second TSEC1
L2 Non-Core Miss Rate