TDM Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
19-63
19.7.2.9 TDMx Transmit Channel Parameter Register n
Note:
The value n is reported in decimal. Convert the value to hexidecimal before
multiplying to compute the offset value for a specific register location.
The TDMxTCPRn registers determine the parameters for channel 0 to channel 255. The registers
can change any time during the transmitter operation. The TDMxTCPRn[TACT] bit can be
changed at any time during the transmitter operation. All other fields can only be changed when
TDMxTCPRn[TACT] is cleared. The read/write access to TDMxTCPRn registers can done only
as a 32-bit access. A write or read of a byte or a word is not valid.The register reset value is
indeterminate.
Note:
All TDMxTCPRn with an index number (n) less than or equal to the
TDMxTFP[TNCF] bit (see page 19-51) should be valid when setting the
corresponding TDMxTCR[TEN] bit (see page 19-59).
RCONV
30–29
—
Receive Channel Convert
Determines the type of the incoming channel n:
Transparent, A-law, or
μ
-Law.
00 Receive channel n is a
transparent channel.
01 Receive channel n is a
μ
-Law
channel.
10 Receive channel n is an A-Law
channel.
11 Reserved.
—
28
—
Reserved. Write to zero for future compatibility.
—
27–24
—
These bits are used for parity protection.
RCDBA
23–0
—
Receive Channel Data Buffer Base Address
Determines the offset of the data buffer n base address
from the Receive Global Base Address (RGBA).The
RCDBA value should be 16 byte aligned; that is, the four
LSB should be 0. For details, see Section 19.2.6.2.
0x000000–0xFFFFF0.
TDMxTCPRn
TDMx Transmit Channel Parameter Register n Offset n*0x4
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TACT
TCONV
—
Reserved
TCDBA
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TCDBA
Type
R/W
Reset
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
Table 19-32. TDMxRCPRn Bit Descriptions (Continued)
Name
Reset
Description
Settings
Содержание MSC8144E
Страница 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Страница 40: ...MSC8144E Reference Manual Rev 3 xl Freescale Semiconductor Contents 26 5 12 8 RNG Output FIFO 26 186 ...
Страница 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Страница 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Страница 167: ...OCE Event and JTAG Test Access Port Signals MSC8144E Reference Manual Rev 3 Freescale Semiconductor 3 59 ...
Страница 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Страница 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Страница 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Страница 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Страница 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Страница 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Страница 884: ...MSC8144E Reference Manual Rev 3 17 44 Freescale Semiconductor RapidIO Interface Dedicated DMA Controller ...
Страница 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...