Chapter 1 Device Overview MC9S12XE-Family
MC9S12XE-Family Reference Manual , Rev. 1.19
42
Freescale Semiconductor
1.2
Signal Description
This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal
properties, and detailed discussion of signals. It is built from the signal description sections of the Block
User Guides of the individual IP blocks on the device.
1.2.1
Device Pinout
The MC9S12XE-Family offers pin-compatible packaged devices to assist with system development and
accommodate expansion of the application.
NOTE
Smaller derivatives within the MC9S12XE-Family feature a subset of the
listed modules. Refer to
Appendix D Derivative Differences
information about derivative device module subset and to
Availability by Package Option
and
details of pins available in different package options.
The MC9S12XE-Family devices are offered in the following package options:
•
208-pin MAPBGA package with an external bus interface (address/data bus)
•
144-pin LQFP package with an external bus interface (address/data bus)
•
112-pin LQFP without external bus interface
•
80-pin QFP without external bus interface
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:
S12XE
products
in
208
MAPBGA
packages