Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
2-9
2.4.2
Processor ID Register (PIR)
The processor ID for the CPU core is contained in the processor ID register (PIR), shown in
The contents of PIR reflect the hardware input signals to the e200z3 core.
PIR fields are described in
51
ME
Machine check enable.
0 Machine check interrupts are disabled. Checkstop mode is entered when the
p_mcp_b
input is recognized
asserted or an ISI or ITLB exception occurs on a fetch of the first instruction of an exception handler.
1 Machine check interrupts are enabled.
52
FE0
Floating-point exception mode 0 (not used by the e200z3).
53
—
Reserved, should be cleared.
54
DE
Debug interrupt enable.
0 Debug interrupts are disabled.
1 Debug interrupts are enabled if DBCR0[IDM] is set.
55
FE1
Floating-point exception mode 1 (not used by the e200z3)
56–57
—
Reserved, should be cleared.
58
IS
Instruction address space.
0 The processor directs all instruction fetches to address space 0 (TS = 0 in the relevant TLB entry).
1 The processor directs all instruction fetches to address space 1 (TS = 1 in the relevant TLB entry).
59
DS
Data address space.
0 The core directs all data storage accesses to address space 0 (TS = 0 in the relevant TLB entry).
1 The core directs all data storage accesses to address space 1 (TS = 1 in the relevant TLB entry).
60–61
—
Reserved, should be cleared.
62
RI
Recoverable Interrupt (used in e200z335 only)
0 Machine Check interrupt is not recoverable.
1 Machine Check interrupt may be recoverable.
This bit is cleared when a Machine check interrupt is taken, or when a critical class interrupt using CSRR0/1 is
taken. It is not set by hardware, and does not affect processor operation. It is provided as a software assist.
63
—
Reserved, should be cleared.
32
55
56
63
Field
—
PID
Reset
0000_0000_0000_0000_0000_0000
p_cpuid[0:7]
R/W
Read only
SPR
SPR 286
Figure 2-3. Processor ID Register (PIR)
Table 2-1. MSR Field Descriptions (continued)
Bits
Name
Description
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...