External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
7-16
Freescale Semiconductor
describes the transfer control signals.
L. E. Word @1101
1 1 0 1
1 0
—
—
—
—
—
—
—
—
—
—
—
—
—
H
G
F
+ 0 0 0 0
(next dword)
0 0
E
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
L. E. Word @1110
1 1 1 0
1 0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
H
G
+ 0 0 0 0
(next dword)
0 1
F
E
—
—
—
—
—
—
—
—
—
—
—
—
—
—
L. E. Word @1111
1 1 1 1
1 0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
—
H
+ 0 0 0 0
(next dword)
1 0
G
F
E
—
—
—
—
—
—
—
—
—
—
—
—
—
B.E. Double word
- 0 0 0
1 1
A
B
C
D
E
F
G
H
—
—
—
—
—
—
—
—
L.E. Double word
- 0 0 0
1 1
H
G
F
E
D
C
B
A
—
—
—
—
—
—
—
—
1
These misaligned transfers drive size according to the size of the power of two aligned containers in which the byte
strobes are asserted.
Table 7-9. Descriptions of Signals for Transfer Control Signals
Signal
I/O
Signal Description
p_[d,i]_hready
I
Transfer ready. Indicates whether a requested transfer operation has completed. An external device
asserts
p_[d,i]_hready to terminate the transfer. p_hresp[2:0] indicate the transfer status.
State
Meaning
Asserted—A requested transfer operation has completed. An external device asserts
p_[d,i]_hready to terminate the transfer.
Negated—A requested transfer operation has not completed.
p_hresp[2:0]
I
Transfer response. Indicate status of a terminating transfer.
000 OKAY—Transfer terminated normally.
001 ERROR—Transfer terminated abnormally. See note for assertion.
010 Reserved (RETRY not supported in AHB-Lite protocol)
011 Reserved (SPLIT not supported in AHB-Lite protocol)
100 XFAIL—Exclusive store failed (
stwcx.
did not complete successfully). See note for assertion.
(Signaled to the CPU using the
p_xfail_b internal signal. See
101–111 Reserved
Timing
Assertion—ERROR and XFAIL are required to be 2-cycle responses that must be signaled one
cycle before assertion of
p_[d,i]_hready and must remain unchanged during the cycle
p_[d,i]_hready is asserted. The XFAIL response is signaled to the CPU using the
p_xfail_b internal signal.
Table 7-8. Big-and Little-Endian Storage (64-Bit GPR Contains ‘A B C D E F G H’) (continued)
Program Size
and Byte Offset
A(3:0)
HSIZE
(1:0)
Even Double Word— 0
0dd Double Word—1
B0 B1 B2 B3 B4 B5 B6 B7 B0 B1 B2 B3 B4 B5 B6 B7
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...