e200z3 Power Architecture Core Reference Manual, Rev. 2
viii
Freescale Semiconductor
Organization
Following is a summary and a brief description of the major sections of this manual:
•
Chapter 1, “e200z335 Core Complex Overview,”
provides a general description of e200z3
functionality.
•
is useful for software engineers who need to understand the
programming model for the three programming environments and the functionality of each
register.
•
Chapter 3, “Instruction Model,”
provides an overview of the addressing modes and a description
of the instructions. Instructions are organized by function.
•
Chapter 4, “Interrupts and Exceptions,”
describes how the e200z3 implements the interrupt model
as it is defined by the Book E architecture.
•
Chapter 5, “Memory Management Unit,”
provides specific hardware and software details
regarding the e200z3 MMU implementation.
•
Chapter 6, “Instruction Pipeline and Execution Timing,”
describes how instructions are fetched,
decoded, issued, executed, and completed, and how instruction results are presented to the
processor and memory system. Tables are provided that indicate latency and throughput for each
of the instructions supported by the e200z3.
•
Chapter 7, “External Core Complex Interfaces,”
describes those aspects of the CCB that are
configurable or that provide status information through the programming interface. It provides a
glossary of signals mentioned throughout the book to offer a clearer understanding of how the core
is integrated as part of a larger device.
•
Chapter 8, “Power Management,”
describes the power management facilities as they are defined
by Book E and implemented in the e200z3 core.
•
describes the debug facilities as they are defined by Book E and
implemented in the e200z3 core.
•
describes the e200z3 Nexus3 module, which provides
real-time development capabilities for e200z3 processors in compliance with the IEEE-ISTO
Nexus 5001-2003 standard.
•
This book also includes an index.
Suggested Reading
This section lists additional reading that provides background for the information in this manual as well as
general information about the architecture.
General Information
The following documentation, published by Morgan-Kaufmann Publishers, 340 Pine Street, Sixth Floor,
San Francisco, CA, provides useful information about the PowerPC architecture and computer architecture
in general:
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...