External Core Complex Interfaces
e200z3 Power Architecture Core Reference Manual, Rev. 2
Freescale Semiconductor
7-9
describes transfer attribute signals, which provide additional information about the bus transfer
cycle. Attributes are driven with the address at the start of a transfer.
Table 7-4. Descriptions of Signals for the Address and Data Buses
Signal
I/O
Signal Description
p_[d,i]_haddr[31:0]
O
Address bus. Provides the address for a bus transfer. According to the AHB definition,
p_[d,i]_haddr[31] is the msb and p_[d,i]_haddr[0] is the lsb.
p_[d,i]_hrdata[63:0
]
I
Read data bus. Provides data to the core on read transfers. The read data bus can transfer 8, 16, 24,
32, or 64 bits per transfer. According to the AHB definition,
p_[d,i]_hrdata63 is the msb and
p_[d,i]_hrdata0 is the lsb.
Memory Byte AddressWired to
p_[d,i]_hrdata Bits
0007:0
00115:8
01023:16
01131:24
10039:32
10147:40
11055:48
11163:56
p_d_hwdata[63:0]
O
Write data bus. Transfers data from the core on write transfers. The write data bus can transfer 8, 16,
24, 32, or 64 bits of data per bus transfer. According to the AHB definition,
p_d_hwdata[63] is the msb
and
p_d_hwdata[0] is the lsb.
Memory Byte AddressWired to
p_d_hwdata Bits
0007:0
00115:8
01023:16
01131:24
10039:32
10147:40
11055:48
11163:56
Table 7-5. Descriptions of Transfer Attribute Signals
Signal
I/O
Signal Description
p_[d,i]_htrans[1:0]
O
Transfer type. The processor drives
p_[d,i]_htrans[1:0] to indicate the current transfer type as follows:
00 IDLE—No data transfer is required. Slaves must terminate IDLE transfers with a zero wait-state
OKAY response and ignore the (non-existent) transfer.
01 BUSY—(The core does not use the BUSY encoding and does not present this type of transfer to
a bus slave.) Master is busy; burst transfer continues.
10 NONSEQ—Indicates the first transfer of a burst, or a single transfer. Address and control signals
are unrelated to the previous transfer.
11 SEQ—Indicates the continuation of a burst. Address and control signals are related to the previous
transfer. Control signals are the same. Address was incremented by the size of the data transferred
(optionally wrapped).
If the
p_[d,i]_htrans[1:0] encoding is not IDLE or BUSY, a transfer is being requested.
p_[d,i]_hwrite
O
Write. Defines the data transfer direction for the current bus cycle.
State
Meaning
Asserted—The current bus cycle is a write.
Negated—The current bus cycle is a read.
Содержание e200z3
Страница 1: ...e200z3 Power Architecture Core Reference Manual Supports e200z3 e200z335 e200z3coreRM Rev 2 06 2008 ...
Страница 32: ...e200z3 Power Architecture Core Reference Manual Rev 2 xii Freescale Semiconductor ...
Страница 50: ...Register Model e200z3 Power Architecture Core Reference Manual Rev 2 2 2 Freescale Semiconductor ...
Страница 238: ...Memory Management Unit e200z3 Power Architecture Core Reference Manual Rev 2 5 16 Freescale Semiconductor ...
Страница 332: ...Power Management e200z3 Power Architecture Core Reference Manual Rev 2 8 4 Freescale Semiconductor ...
Страница 424: ...Revision History e200z3 Power Architecture Core Reference Manual Rev 2 A 2 Freescale Semiconductor ...