Table 4-109 AXI_OVRD_CCIX Register bit assignments (continued)
Bits
Name
Type
Function
[15:14] -
-
Reserved.
[13:12] ARDOMAIN
RW
Override value of ARCACHE.
Reset value
0b11
.
[11:8]
ARCACHE
RW
Override value of AWCACHE.
Reset value
0b0000
.
[7:6]
-
-
Reserved.
[5:4]
AWDOMAIN
RW
Override value of AWCACHE when TPH
values are not present.
Reset value
0b11
.
[3:0]
AWCACHE
RW
Override value of AWCACHE when TPH
values are not present.
Reset value
0b0000
.
4.5.79
AXI_OVRD_TSIF Register
The AXI_OVRD_TSIF Register characteristics are:
Purpose
Controls TSIF AXI slave expansion interface override.
Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the AXI_OVRD_TSIF Register bit assignments.
Table 4-110 AXI_OVRD_CCIX Register bit assignments
Bits
Name
Type
Function
[31:14] -
-
Reserved.
[13:12] ARDOMAIN
RW
Override value of ARCACHE.
Reset value
0b11
.
[11:6]
-
-
Reserved.
[5:4]
AWDOMAIN
RW
Override value of AWCACHE.
Reset value
0b11
.
[3:0]
-
-
Reserved.
4.5.80
TRACE_PAD_CTRL0 Register
The TRACE_PAD_CTRL0 Register characteristics are:
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-184
Non-Confidential - Beta