CPU Interface
S5U13705B00C Rev 2.0 PCI Evaluation Board
Seiko Epson Corporation
15
Rev. 3.1
Table 4-3: CPU Bus Connector (H2) Pinout
Connector
Pin No.
Comments
1
Connected to AB0 of the S1D13705
2
Connected to AB1 of the S1D13705
3
Connected to AB2 of the S1D13705
4
Connected to AB3 of the S1D13705
5
Connected to AB4 of the S1D13705
6
Connected to AB5 of the S1D13705
7
Connected to AB6 of the S1D13705
8
Connected to AB7 of the S1D13705
9
Ground
10
Ground
11
Connected to AB8 of the S1D13705
12
Connected to AB9 of the S1D13705
13
Connected to AB10 of the S1D13705
14
Connected to AB11 of the S1D13705
15
Connected to AB12 of the S1D13705
16
Connected to AB13 of the S1D13705
17
Ground
18
Ground
19
Connected to AB14 of the S1D13705
20
Connected to AB15 of the S1D13705
21
Connected to AB16 of the S1D13705
22
Not connected
23
Not connected
24
Not connected
25
Ground
26
Ground
27
+5 volt supply
28
+5 volt supply
29
Connected to RD/WR# of the S1D13705
30
Connected to BS# of the S1D13705
31
Connected to BCLK of the S1D13705
32
Connected to RD# of the S1D13705
33
Not connected
34
Not connected