APPENDIX INSTRUCTION CODE LIST (IN ORDER OF CODES)
170
EPSON
S1C33 FAMILY C33 PE CORE MANUAL
Class
1
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
1
1
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
1
0
ld.b
%rd
,[
%rb
]
ld.b
%rd
,[
%rb
]+
add
%rd
,
%rs
srl
%rd
,
imm5
ld.ub
%rd
,[
%rb
]
ld.ub
%rd
,[
%rb
]+
sub
%rd
,
%rs
sll
%rd
,
imm5
ld.h
%rd
,[%rb]
ld.h
%rd
,[
%rb
]+
cmp
%rd
,
%rs
sra
%rd
,
imm5
ld.uh
%rd
,[
%rb
]
ld.uh
%rd
,[
%rb
]+
ld.w
%rd
,
%rs
sla
%rd
,
imm5
ld.w
%rd
,[
%rb
]
ld.w
%rd
,[
%rb
]+
and
%rd
,
%rs
rr
%rd
,
imm5
ld.b [
%rb
],
%rs
ld.b [
%rb
]+,
%rs
or
%rd
,
%rs
rl
%rd
,
imm5
ld.h [
%rb
],
%rs
ld.h [
%rb
]+,
%rs
xor
%rd
,
%rs
ld.w [
%rb
],
%rs
ld.w [
%rb
]+,
%rs
not
%rd
,
%rs
15
Class
op1
imm5,rb
,
rs
rs
,
rd
op2
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Mnemonic
Extension
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
Delayed S
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rd
rs
rs
rd
rd
rs
rs
rd
rs
rs
rd
rb
rb
rs
imm5
(3:0)
rb
rb
rs
imm5
(3:0)
rb
rb
rs
imm5
(3:0)
rb
rb
rs
imm5
(3:0)
rb
rb
rs
imm5
(3:0)
rb
rb
rs
imm5
(3:0)
rb
rb
rs
rb
rb
rs
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1
1,2(
ext
)
2
1
1,2(
ext
)
2
1
Cycle
Class
2
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
ld.b
%rd
,[%sp+
imm6
]
ld.ub
%rd
,[%sp+
imm6
]
ld.h
%rd
,[%sp+
imm6
]
ld.uh
%rd
,[%sp+
imm6
]
ld.w
%rd
,[%sp+
imm6
]
ld.b [%sp+
imm6
],
%rs
ld.h [%sp+
imm6
],
%rs
ld.w [%sp+
imm6
],
%rs
15
Class
op1
imm6
rs,rd
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Mnemonic
Extension
×
×
×
×
×
×
×
×
Delayed S
imm6
imm6
imm6
imm6
imm6
imm6
imm6
imm6
rd
rd
rd
rd
rd
rs
rs
rs
2
2
2
2
2
2
2
2
Cycle
Class
3
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
add
%rd
,
imm6
sub
%rd
,
imm6
cmp
%rd
,
sign6
ld.w
%rd
,
sign6
and
%rd
,
sign6
or
%rd
,
sign6
xor
%rd
,
sign6
not
%rd
,
sign6
15
Class
op1
imm6,sign6
rd
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Mnemonic
Extension Delayed S
imm6
imm6
sign6
sign6
sign6
sign6
sign6
sign6
rd
rd
rd
rd
rd
rd
rd
rd
1
1
1
1
1
1
1
1
Cycle
Содержание S1C33 Series
Страница 1: ...CMOS 32 BIT SINGLE CHIP MICROCOMPUTER Core Manual S1C33 Family C33 PE ...
Страница 4: ......