APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17M20/M21/M22/M23/M24/M25
Seiko Epson Corporation
AP-A-25
TECHNICAL MANUAL (Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5058 T16B1CCCTL1
(T16B Ch.1 Compare/
Capture 1 Control
Register)
15 SCS
0
H0
R/W –
14–12 CBUFMD[2:0]
0x0
H0
R/W
11–10 CAPIS[1:0]
0x0
H0
R/W
9–8 CAPTRG[1:0]
0x0
H0
R/W
7
–
0
–
R
6
TOUTMT
0
H0
R/W
5
TOUTO
0
H0
R/W
4–2 TOUTMD[2:0]
0x0
H0
R/W
1
TOUTINV
0
H0
R/W
0
CCMD
0
H0
R/W
0x505a T16B1CCR1
(T16B Ch.1 Compare/
Capture 1 Data
Register)
15–0 CC[15:0]
0x0000
H0
R/W –
0x5200–0x5210
UART (UART3) Ch.1
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5200 UA1CLK
(UART3 Ch.1 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x5202 UA1MOD
(UART3 Ch.1 Mode
Register)
15–13 –
0x0
–
R
–
12 PECAR
0
H0
R/W
11 CAREN
0
H0
R/W
10 BRDIV
0
H0
R/W
9
INVRX
0
H0
R/W
8
INVTX
0
H0
R/W
7
–
0
–
R
6
PUEN
0
H0
R/W
5
OUTMD
0
H0
R/W
4
IRMD
0
H0
R/W
3
CHLN
0
H0
R/W
2
PREN
0
H0
R/W
1
PRMD
0
H0
R/W
0
STPB
0
H0
R/W
0x5204 UA1BR
(UART3 Ch.1 Baud-
Rate Register)
15–12 –
0x0
–
R
–
11–8 FMD[3:0]
0x0
H0
R/W
7–0 BRT[7:0]
0x00
H0
R/W
0x5206 UA1CTL
(UART3 Ch.1 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x5208 UA1TXD
(UART3 Ch.1 Trans-
mit Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W
0x520a UA1RXD
(UART3 Ch.1 Receive
Data Register)
15–8 –
0x00
–
R
–
7–0 RXD[7:0]
0x00
H0
R