REVISION HISTORY
Revision History
Code No.
Page
Contents
413454300
All
New establishment
413454301
1-2
1.1 Features
Added the following annotations to Table 1.1.1.
I
2
C (I2C)
*
1
*
1 The input filter in I2C (SDA and SCL inputs) does not comply with the standard for removing noise
spikes less than 50 ns.
SLEEP
モード
*
2
*
2 The RAM retains data even in SLEEP mode.
Modified Table 1.1.1.
Shipping form: A JEITA name was added to the package name.
2-10
2.4.2 Transition between Operating Modes
SLEEP mode
Added the following description:
The RAM retains data even in SLEEP mode.
3-3
3.3.3 List of debugger input/output pins
Added a note.
Notes: ...
• Do not drive the DSIO pin with a low level from outside, as it generates a debug interrupt that
puts the CPU into DEBUG mode.
6-17
6.7.6 Pd Port Group
Modified Table 6.7.6.1.
PDIOEN register: PDOEN[4:3], [1:0]
→
PDOEN[4:0]
9-3
9.4.1 SVD3 Control
Starting detection
Corrected Step 4.
4. ...
- Set the SVDINTE.SVDIE bit to 1.
13.1
13.1 Overview
Added the following description:
• The input filter for the SDA and SCL inputs does not comply with the standard for removing noise
spikes less than 50 ns.
19-1
19.1 Absolute Maximum Ratings
Modified the characteristics table.
V
I
: #RESET was added to the condition.
19-1
19.2 Recommended Operating Conditions
Added “(V
SS
= V
SS2
= 0 V)
*
1” and the following annotations:
*
1 The potential variation of the V
SS
voltage should be suppressed to within
±
0.3 V on the basis of the
ground potential of the MCU mounting board while the Flash is being programmed, as it affects the
Flash memory characteristics (programming count).
*
4 The component values should be determined after evaluating operations using an actual mounting
board.
19-4
19.4 System Reset Controller (SRC) Characteristics
Reset hold circuit characteristics
Modified the characteristics table.
t
RSTR
: Min. = 0.5 ms, Max. = 0.9 ms
19-5
19.6 Flash Memory Characteristics
Added an annotation.
*
1 The potential variation of the V
SS
voltage should be suppressed to within
±
0.3 V on the basis of the
ground potential of the MCU mounting board while the Flash is being programmed, as it affects the
Flash memory characteristics (programming count).
20-1
20 Basic External Connection Diagram
2.4–5.5 V (V
DD
) and an annotation were added.
*
1 For Flash programming
21-1
21 Package
A JEITA name was added to the package name.
AP-A-7
Appendix A List of Peripheral Circuit Control Registers
PDIOEN (Pd Port Enable Register)
Modified the register table.
PDIOEN register: PDOEN[4:3], [1:0]
→
PDOEN[4:0]