APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17M12/M13 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-9
(Rev. 1.2)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x430e P1UPMUX3
(P16–17 Universal
Port Multiplexer
Setting Register)
15–13 P17PPFNC[2:0]
0x0
H0
R/W –
12–11 P17PERICH[1:0]
0x0
H0
R/W
10–8 P17PERISEL[2:0]
0x0
H0
R/W
7–5 P16PPFNC[2:0]
0x0
H0
R/W
4–3 P16PERICH[1:0]
0x0
H0
R/W
2–0 P16PERISEL[2:0]
0x0
H0
R/W
0x4310 P2UPMUX0
(P20–21 Universal
Port Multiplexer
Setting Register)
15–13 P21PPFNC[2:0]
0x0
H0
R/W –
12–11 P21PERICH[1:0]
0x0
H0
R/W
10–8 P21PERISEL[2:0]
0x0
H0
R/W
7–5 P20PPFNC[2:0]
0x0
H0
R/W
4–3 P20PERICH[1:0]
0x0
H0
R/W
2–0 P20PERISEL[2:0]
0x0
H0
R/W
0x4312 P2UPMUX1
(P22–23 Universal
Port Multiplexer
Setting Register)
15–13 P23PPFNC[2:0]
0x0
H0
R/W –
12–11 P23PERICH[1:0]
0x0
H0
R/W
10–8 P23PERISEL[2:0]
0x0
H0
R/W
7–5 P22PPFNC[2:0]
0x0
H0
R/W
4–3 P22PERICH[1:0]
0x0
H0
R/W
2–0 P22PERISEL[2:0]
0x0
H0
R/W
0x4314 P2UPMUX2
(P24 Universal Port
Multiplexer Setting
Register)
15–8 –
0x00
–
R
–
7–5 P24PPFNC[2:0]
0x0
H0
R/W
4–3 P24PERICH[1:0]
0x0
H0
R/W
2–0 P24PERISEL[2:0]
0x0
H0
R/W
0x4380–0x4390
UART (UART3) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4380 UA0CLK
(UART3 Ch.0 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x4382 UA0MOD
(UART3 Ch.0 Mode
Register)
15–13 –
0x0
–
R
–
12 PECAR
0
H0
R/W
11 CAREN
0
H0
R/W
10 BRDIV
0
H0
R/W
9
INVRX
0
H0
R/W
8
INVTX
0
H0
R/W
7
–
0
–
R
6
PUEN
0
H0
R/W
5
OUTMD
0
H0
R/W
4
IRMD
0
H0
R/W
3
CHLN
0
H0
R/W
2
PREN
0
H0
R/W
1
PRMD
0
H0
R/W
0
STPB
0
H0
R/W
0x4384 UA0BR
(UART3 Ch.0 Baud-
Rate Register)
15–12 –
0x0
–
R
–
11–8 FMD[3:0]
0x0
H0
R/W
7–0 BRT[7:0]
0x00
H0
R/W
0x4386 UA0CTL
(UART3 Ch.0 Control
Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
SFTRST
0
H0
R/W
0
MODEN
0
H0
R/W
0x4388 UA0TXD
(UART3 Ch.0 Trans-
mit Data Register)
15–8 –
0x00
–
R
–
7–0 TXD[7:0]
0x00
H0
R/W