APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17F13 TeChniCal Manual
Seiko epson Corporation
aP-a-17
(Rev. 1.0)
0x5440–0x5450
R/F Converter (RFC) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5440 RFC0CLK
(RFC Ch.0 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
1
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x5442 RFC0CTL
(RFC Ch.0 Control
Register)
15–9 –
0x00
–
R
–
8
RFCLKMD
0
H0
R/W
7
CONEN
0
H0
R/W
6
EVTEN
0
H0
R/W
5–4 SMODE[1:0]
0x0
H0
R/W
3–1 –
0x0
–
R
0
MODEN
0
H0
R/W
0x5444 RFC0TRG
(RFC Ch.0 Oscillation
Trigger Register)
15–8 –
0x00
–
R
–
7–3 –
0x00
–
R
2
SSENB
0
H0
R/W
1
SSENA
0
H0
R/W
0
SREF
0
H0
R/W
0x5446 RFC0MCL
(RFC Ch.0 Measure-
ment Counter Low
Register)
15–0 MC[15:0]
0x0000
H0
R/W –
0x5448 RFC0MCH
(RFC Ch.0 Measure-
ment Counter High
Register)
15–8 –
0x00
–
R
–
7–0 MC[23:16]
0x00
H0
R/W
0x544a RFC0TCL
(RFC Ch.0 Time Base
Counter Low Regis-
ter)
15–0 TC[15:0]
0x0000
H0
R/W –
0x544c RFC0TCH
(RFC Ch.0 Time Base
Counter High Regis-
ter)
15–8 –
0x00
–
R
–
7–0 TC[23:16]
0x00
H0
R/W
0x544e RFC0INTF
(RFC Ch.0 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–5 –
0x0
–
R
4
OVTCIF
0
H0
R/W Cleared by writing 1.
3
OVMCIF
0
H0
R/W
2
ESENBIF
0
H0
R/W
1
ESENAIF
0
H0
R/W
0
EREFIF
0
H0
R/W
0x5450 RFC0INTE
(RFC Ch.0 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–5 –
0x0
–
R
4
OVTCIE
0
H0
R/W
3
OVMCIE
0
H0
R/W
2
ESENBIE
0
H0
R/W
1
ESENAIE
0
H0
R/W
0
EREFIE
0
H0
R/W