APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
aP-a-16
Seiko epson Corporation
S1C17F13 TeChniCal Manual
(Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5298 SPI2INTF
(SPI Ch.2 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3
BSY
0
H0
R
2
TENDIF
0
H0/S0
R/W Cleared by writing 1.
1
RBFIF
0
H0/S0
R
Cleared by reading the
SPI2RXD register.
0
TBEIF
1
H0/S0
R
Cleared by writing to the
SPI2TXD register.
0x529a SPI2INTE
(SPI Ch.2 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–3 –
0x00
–
R
2
TENDIE
0
H0
R/W
1
RBFIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x52e0–0x52ea
Parallel interface (PiO)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x52e0 PIOCLK
(PIO Clock Control
Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x52e2 PIOMOD
(PIO Mode Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
PUL
0
H0
R/W
0
GPIOMD
0
H0
R/W
0x52e4 PIOCTL
(PIO Control Register)
15–9 –
0x00
–
R
–
8
RACC
0
H0
W
Always read as 0.
7–2 –
0x00
–
R
–
1
SFTRST
0
H0
W
Always read as 0.
0
MODEN
0
H0
R/W –
0x52e6 PIOWRDAT
(PIO Address/Write
Data Register)
15–8 PADDR[7:0]
0x00
H0
R/W –
7–0 PWDATA[7:0]
0x00
H0
R/W
0x52e8 PIORDDAT
(PIO Read Data Reg-
ister)
15–8 –
0x00
–
R
–
7–0 PRDATA[7:0]
0x00
H0
R
0x52ea PIOSTAT
(PIO Status Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
WBUSY
0
H0/S0
R
0
RBUSY
0
H0/S0
R
0x5380–0x5384
ePD Timing Controller (ePD Tcon)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x5380 EPDCTL
(EPD Tcon Control
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
MODEN
0
H0
R/W
0x5382 EPDINTF
(EPD Tcon Interrupt
Flag and Status Reg-
ister)
15–9 –
0x00
–
R
–
8
BUSY
1
H0
R
7–1 –
0x00
–
R
0
ENDIF
0
H0
R/W Cleared by writing 1.
0x5384 EPDINTE
(EPD Tcon Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
ENDIE
0
H0
R/W