APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C17F13 TeChniCal Manual
Seiko epson Corporation
aP-a-3
(Rev. 1.0)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x4084 ITCLV2
(ITC Interrupt Level
Setup Register 2)
15–11 –
0x00
–
R
–
10–8 ILV5[2:0]
0x0
H0
R/W UART interrupt (ILVUART_0)
7–3 –
0x00
–
R
–
2–0 ILV4[2:0]
0x0
H0
R/W 16-bit timer Ch.0 interrupt
(ILVT16_0)
0x4086 ITCLV3
(ITC Interrupt Level
Setup Register 3)
15–11 –
0x00
–
R
–
10–8 ILV7[2:0]
0x0
H0
R/W SPI Ch.0 interrupt (ILVSPI_0)
7–3 –
0x00
–
R
–
2–0 ILV6[2:0]
0x0
H0
R/W 16-bit timer Ch.1 interrupt
(ILVT16_1)
0x4088 ITCLV4
(ITC Interrupt Level
Setup Register 4)
15–11 –
0x00
–
R
–
10–8 ILV9[2:0]
0x0
H0
R/W Clock timer interrupt (ILVCT)
7–3 –
0x00
–
R
–
2–0 ILV8[2:0]
0x0
H0
R/W I
2
C interrupt (ILVI2C_0)
0x408a ITCLV5
(ITC Interrupt Level
Setup Register 5)
15–11 –
0x00
–
R
–
10–8 ILV11[2:0]
0x0
H0
R/W SPI Ch.1 interrupt (ILVSPI_1)
7–3 –
0x00
–
R
–
2–0 ILV10[2:0]
0x0
H0
R/W 16-bit timer Ch.2 interrupt
(ILVT16_2)
0x408c ITCLV6
(ITC Interrupt Level
Setup Register 6)
15–11 –
0x00
–
R
–
10–8 ILV13[2:0]
0x0
H0
R/W SPI Ch.2 interrupt (ILVSPI_2)
7–3 –
0x00
–
R
–
2–0 ILV12[2:0]
0x0
H0
R/W 16-bit timer Ch.3 interrupt
(ILVT16_3)
0x408e ITCLV7
(ITC Interrupt Level
Setup Register 7)
15–11 –
0x00
–
R
–
10–8 ILV15[2:0]
0x0
H0
R/W 16-bit PWM timer Ch.1
interrupt (ILVT16A3_1)
7–3 –
0x00
–
R
–
2–0 ILV14[2:0]
0x0
H0
R/W 16-bit PWM timer Ch.0
interrupt (ILVT16A3_0)
0x4090 ITCLV8
(ITC Interrupt Level
Setup Register 8)
15–11 –
0x00
–
R
–
10–8 ILV17[2:0]
0x0
H0
R/W R/F converter Ch.1 interrupt
(ILVRFC_1)
7–3 –
0x00
–
R
–
2–0 ILV16[2:0]
0x0
H0
R/W R/F converter Ch.0 interrupt
(ILVRFC_0)
0x4092 ITCLV9
(ITC Interrupt Level
Setup Register 9)
15–11 –
0x00
–
R
–
10–8 ILV19[2:0]
0x0
H0
R/W Temperature detection cir-
cuit interrupt (ILVTEM)
7–3 –
0x00
–
R
–
2–0 ILV18[2:0]
0x0
H0
R/W EPD timing controller inter-
rupt (ILVEPD_Tcon)
0x40a0–0x40a2
Watchdog Timer (WDT)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x40a0 WDTCLK
(WDT Clock Control
Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/WP
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/WP
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/WP
0x40a2 WDTCTL
(WDT Control
Register)
15–10 –
0x00
–
R
–
9
NMIXRST
0
H0
R/WP
8
STATNMI
0
H0
R
7–5 –
0x0
–
R
4
WDTCNTRST
0
H0
WP
Always read as 0.
3–0 WDTRUN[3:0]
0xa
H0
R/WP –