Document Number: 002-10689 Rev *H
Page 126 of 166
S6J32E, S6J32F, S6J32G Series
8.4.16
DDR-HSSPI
The DDR-HSSPI AC characteristics are specified with the specific reference voltage of V
IL
, V
IH
, V
OL
, V
OH
= 0.5 Vcc3 as mentioned
in Section 8.4.3, regardless of automotive input-level configuration, CMOS Schmitt, and TTL.
8.4.16.1
DDR-HSSPI Interface Timing (SDR Mode)
Parameter
Symbol
Pin Name
Conditions
Value
Unit
Remarks
Min
Max
HSSPI clock cycle
t
cyc
G_SCLK0
M_SCLK0
(CL = 20 pF,
I
OL
= -10 mA,
I
OH
= 10 mA),
10
-
ns
20
-
During Quad
Page mode
or Dual Quad
mode
GSDATA -> G_SCLK
↑
Input setup time
t
isdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
G_SCLK
↑ -> GSDATA
Input hold time
t
ihdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
*1
-
ns
G_SCLK
↑ -> GSDATA
Output delay time
t
oddata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
-
tcyc/2 +
1.5
ns
G_SCLK
↑ -> GSDATA
Output hold time
t
ohdata
G_SDATA0_0-3
G_SDATA1_0-3
M_SDATA0_0-3
M_SDATA1_0-3
tcyc/2
–
2.5
-
ns
GSSEL
↓
->
G_SCLK
↑
Output delay time
t
odsel
G_SSEL0, 1
M_SSEL0, 1
(SS2CD+
0.5)*tcyc
-3
-
ns
G_SCLK
↑ -> GSSEL↑
Output hold time
t
ohsel
G_SSEL0, 1
M_SSEL0, 1
2.5 * tcyc
– 1.5
-
ns
Notes:
−
SS2CD [1:0] should be configured as 01, 10, or 11.
−
For *1, the delay of the delay sample clock can be configured. The delay should not exceed t
cyc
.
Содержание Traveo S6J32E Series
Страница 102: ...Document Number 002 10689 Rev H Page 102 of 166 S6J32E S6J32F S6J32G Series ...
Страница 105: ...Document Number 002 10689 Rev H Page 105 of 166 S6J32E S6J32F S6J32G Series ...
Страница 129: ...Document Number 002 10689 Rev H Page 129 of 166 S6J32E S6J32F S6J32G Series ...
Страница 140: ...Document Number 002 10689 Rev H Page 140 of 166 S6J32E S6J32F S6J32G Series tABEZ ZIN tZABE AIN BIN ...