292
Document # 001-20559 Rev. *D
Decimator
Figure 27-2. The principle of operation of a Sinc2 decimation filter is inferred in
and Equation 1. The decimator’s
custom data path follows the Accumulation stage of
, in principle. The Differentiation is accomplished with external
firmware in user modules.Sinc
2
Filter Block Diagram
H(z) = Transfer function of Sinc
N
filter with a decimation rate of M
H(z) = (1/M)
N
(1-Z
-M
)
N
(1/ (1-Z
-1
))
N
Sinc
2
Transfer Function
Equation 1
There are three 16-bit internal registers in the type 1 decimator: A0, A1, and AB (see
). The A0 register is used to
store the 16-bit sum from the Data + A0 calculation. The A1 register is used to store the 16-bit sum from the A0 + A1 calcula-
tion. The AB register is the register that is readable by way of the data bus. The A0 and A1 registers are not accessible from
outside the block.
Figure 27-3. Decimator Custom Data Path
REG
Fs
REG
Fs
Fd
REG
Fd
REG
Fd
Differentiation
Accumulation
MUX1
MUX2
CLK
SEL
L
R
DB[7:0]
16
16
16
16
DATA
ACC REG 1
ACC REG 0
16
16
ACC REG 0
16
1
16
16
16-Bit Full
ADDR
DE
MUX
ACC REG 0 (16 bit)
ACC REG 1 (16 bit)
OUTPUT REG 0 (16 bit)
Decimator
8
(From Comparator Bus)
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...