![Cypress PSoC CY8C23533 Скачать руководство пользователя страница 315](http://html1.mh-extra.com/html/cypress/psoc-cy8c23533/psoc-cy8c23533_technical-reference-manual_2706366315.webp)
Document # 001-20559 Rev. *D
251
Continuous Time PSoC Block
22.2
Register Definitions
The following registers are associated with the Continuous Time (CT) PSoC Block and are listed in address order. Each reg-
ister description has an associated register table showing the bit structure for that register. For a complete table of the CT
PSoC Block registers, refer to the
“Summary Table of the Analog Registers” on page 217
Only certain bits are accessible to be read or written. The bits that are grayed out throughout this manual are reserved bits
and are not detailed in the register descriptions that follow. Reserved bits should always be written with a value of ‘0’.
In the tables below, an “x” before the comma in the address field (in the "Add." column) indicates that the register exists in
both register banks. The register naming convention for arrays of PSoC blocks and their registers is <Prefix>mn<Suffix>,
where m=row index and n=column index. Therefore, ACB01CR2 is a register for an analog PSoC block in row 0 column 1.
22.2.1
ACBxxCR3 Register
The Analog Continuous Time Type B Block Control Register
3 (ACBxxCR3) is one of four registers used to configure a
type B continuous time PSoC block.
The analog array can be used to build two different forms of
instrumentation amplifiers. Two continuous time blocks com-
bine to make the two-opamp instrumentation amplifier illus-
trated in
.
Two continuous time blocks and one switched capacitor
block combine to make a three-opamp instrumentation
amplifier (see
The three-opamp instrumentation amplifier handles a larger
common mode input range but takes more resources. Bit 2
(CMOUT) and bit 1 (INSAMP) control switches are involved
in the three-opamp instrumentation amplifier.
Bit 3: LPCMPEN.
Each continuous time block has a low
power comparator connected in
with the block’s
main opamp/comparator. The low power comparator is used
in applications where low power is more important than low
noise and low offset. The low power comparator operates
when the LPCMPEN bit is set high. Since the main opamp/
comparator’s output is connected to the low power compar-
ator’s output, only one of the comparators should be active
at a particular time. The main opamp/comparator is powered
down by setting ACBxxCR2: PWR[1:0] to 00b, or setting
ARF_CR: PWR[2:0] to x00b. The low power comparator is
unaffected by the PWR bits in the ACBxxCR2 and ARF_CR
registers.
Figure 22-2. Two-Opamp Instrumentation Amplifier
Bit 2: CMOUT.
If this bit is high, then the node formed by
the connection of the resistors, between the continuous time
blocks, is connected to that continuous time block’s ABUS.
This node is the common mode of the inputs to the instru-
mentation amplifier. The CMOUT bit is optional for the three-
opamp instrumentation amplifier.
Add.
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Access
x,70h
LPCMPEN
CMOUT
INSAMP
EXGAIN
RW : 00
x,74h
LPCMPEN
CMOUT
INSAMP
EXGAIN
RW : 00
LEGEND
x
An “x” before the comma in the address field indicates that the register exists in both register banks.
NON-INV
+
-
RB
RA
OUT
INV
+
-
RA
RB
1
ST
CT
BLOCK
2
ND
CT
BLOCK
GAIN = 1+
R
A
R
B
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...