
Document # 001-20559 Rev. *D
241
20.
Analog Input Configuration
This chapter discusses the Analog Input Configuration and its associated registers. For a complete table of analog input con-
figuration registers, refer to the
“Summary Table of the Analog Registers” on page 217
. For a quick reference of all PSoC reg-
isters in address order, refer to the
Register Details chapter on page 47
20.1
Architectural Description
The CY8C24533, CY8C23533, CY8C23433CY8C24633
PSoC devices use the 2 Column PSoC Device analog input
configuration and arrays as illustrated in
presents a more detailed view of the analog col-
umn configuration for the CY8C24533, CY8C23533,
CY8C23433CY8C24633 PSoC devices, along with analog
driver and pin specifics.
The input multiplexer (mux) maps device inputs (package
pins) to analog array columns, based on bit values in the
and
registers.
Refer to the analog block diagram on the following page, to
view the various analog input configurations. The
CY8C24533, CY8C23533, CY8C23433CY8C24633 PSoC
devices have two analog drivers used to output analog val-
ues on port pins P0[5] and P0[3].
Figure 20-1. Analog Input Configuration Column Overview
2 Column PSoC Device
1 Column
PSoC Device
ACOL1MUX
ACB00
ACB01
ACI0[1:0]
ASD11
ASC21
SAR8
ADC
Array Input Configuration
ACI1[1:0]
Array
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...