
Document # 001-20559 Rev. *D
199
Digital Blocks
A limitation is that capture does not work with the block clock of 48 MHz. (A fundamental limitation to timer capture operation
is the fact the GPIO inputs are currently synchronized to the 24 MHz system clock).
Figure 17-7. Multi-Block Timing
17.3.2
Counter Timing
Enable/Disable Operation.
See Timer Enable/Disable
Operation (
).
Terminal Count/Compare Operation.
See Timer Terminal
Count/Compare Operation (
Multi-Block Operation.
See Timer Multi-Block Terminal
Count/Compare Operation (
Gate (Enable) Operation.
The data input controls the
counter enable. The transition on this enable must have at
least one 24 MHz cycle of set up time to the block clock.
This is ensured if internal or synchronized external inputs
are used.
As shown in
, when the data input is negated
(counting is disabled) and the count is 00h, the TC output
stays low. When the data input goes high again, the TC
occurs on the following input clock. When the block is dis-
abled, the clock is immediately gated low.
All internal states are reset, except for DR0, DR1, and DR2,
which are unaffected.
Figure 17-8. Counter Terminal Count Timing with Gate
Disable
CLK
2
1
0
FF
FE
Count LSB
Example of multi-block timer counting
MSB Period = k, ISB Period = m, LSB Period = n
Carry Out LSB
Count ISB
1
Carry Out ISB
0
2
1
0
n
n-1
0
m
0
Count MSB
Zero Detect LSB
Zero Detect ISB
k
Zero Detect MSB
Carry Out MSB
Multi-Block TC
Reload occurs
when all blocks
reach Terminal
Count (TC).
CL
K
DATA
(GATE)
COUNT
TC
N-1
N
1
2
0
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...