
150
Document # 001-20559 Rev. *D
1,DFh
13.3.25
OSC_CR3
Oscillator Control Register 3
This register selects the divider value for variable clock 3 (VC3).
The output frequency of the VC3 Clock Divider is the input frequency divided by the value in this register, plus one. For exam-
ple, if this register contains 07h, the clock frequency output from the VC3 Clock Divider is one eighth the input frequency. For
additional information, refer to the
“Register Definitions” on page 279
in the Digital Clocks chapter.
7:0
VC3 Divider[7:0]
Refer to the OSC_CR4 register.
00h
Input Clock
01h
Input Clock / 2
02h
Input Clock / 3
03h
Input Clock / 4
...
...
FCh
Input Clock / 253
FDh
Input Clock / 254
FEh
Input Clock / 255
FFh
Input Clock / 256
Individual Register Names and Addresses:
1,DFh
OSC_CR3: 1,DFh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
VC3 Divider[7:0]
Bit
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...