
148
Document # 001-20559 Rev. *D
1,DDh
13.3.23
OSC_GO_EN
Oscillator to Global Outputs Enable Register
This register is used to enable tri-state buffers that connect specific system clocks to specific global output even nets.
For additional information, refer to the
“Register Definitions” on page 279
in the Digital Clocks chapter.
7
SLPINT
0
The sleep interrupt is not driven onto a global net.
1
The sleep interrupt is driven onto GOE[7].
6
VC3
0
The VC3 clock is not driven onto a global net
1
The VC3 clock is driven onto GOE[6]
5
VC2
0
The VC2 clock is not driven onto a global net
1
The VC2 clock is driven onto GOE[5]
4
VC1
0
The VC1 clock is not driven onto a global net
1
The VC1 clock is driven onto GOE[4]
3
SYSCLKX2
0
The 2 times system clock is not driven onto a global net
1
The 2 times system clock is driven onto GOE[3]
2
SYSCLK
0
The system clock is not driven onto a global net
1
The system clock is driven onto GOE[2]
1
CLK24M
0
The 24 MHz clock is not driven onto a global net
1
The 24 MHz system clock is driven onto GOE[1]
0
CLK32K
0
The 32 kHz clock is not driven onto a global net
1
The 32 kHz system clock is driven onto GOE[0]
Individual Register Names and Addresses:
1,DDh
OSC_GO_EN: 1,DDh
7
6
5
4
3
2
1
0
Access : POR
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
RW : 0
Bit Name
SLPINT
VC3
VC2
VC1
SYSCLKX2
SYSCLK
CLK24M
CLK32K
Bit
Name
Description
Содержание PSoC CY8C23533
Страница 4: ...Contents Overview 4 Document 001 20559 Rev D Section G Glossary 385 Index 401 ...
Страница 16: ...Contents Overview 16 Document 001 20559 Rev D ...
Страница 24: ...24 Document 001 20559 Rev D Section A Overview ...
Страница 30: ...30 Document 001 20559 Rev D Pin Information ...
Страница 54: ...54 Document 001 20559 Rev D Supervisory ROM SROM ...
Страница 60: ...60 Document 001 20559 Rev D RAM Paging ...
Страница 68: ...68 Document 001 20559 Rev D Interrupt Controller ...
Страница 76: ...12 Document 001 20559 Rev D General Purpose IO GPIO ...
Страница 82: ...18 Document 001 20559 Rev D Internal Main Oscillator IMO ...
Страница 84: ...20 Document 001 20559 Rev D Internal Low Speed Oscillator ILO ...
Страница 90: ...26 Document 001 20559 Rev D External Crystal Oscillator ECO ...
Страница 94: ...30 Document 001 20559 Rev D Phase Locked Loop PLL ...
Страница 106: ...42 Document 001 20559 Rev D Sleep and Watchdog ...
Страница 228: ...164 Document 001 20559 Rev D Section D Digital System ...
Страница 234: ...170 Document 001 20559 Rev D Array Digital Interconnect ADI ...
Страница 278: ...214 Document 001 20559 Rev D Digital Blocks ...
Страница 296: ...232 Document 001 20559 Rev D Analog Interface ...
Страница 304: ...240 Document 001 20559 Rev D Analog Array ...
Страница 308: ...244 Document 001 20559 Rev D Analog Input Configuration ...
Страница 312: ...248 Document 001 20559 Rev D Analog Reference ...
Страница 338: ...274 Document 001 20559 Rev D Section F System Resources ...
Страница 354: ...290 Document 001 20559 Rev D Multiply Accumulate MAC ...
Страница 374: ...310 Document 001 20559 Rev D I2C ...
Страница 400: ...336 Document 001 20559 Rev D Section G Glossary ...