background image

 

CY7C68023/CY7C68024

Document #: 38-08055 Rev. *B

Page 6 of 9

7.0

 Design Notes For The Quad Flat No Lead 

(QFN) Package

The NX2LP comes in a 56-pin QFN package, which utilizes a

metal pad on the bottom to aid in heat dissipation. The low-

power operation of the NX2LP makes the thermal pad on the

bottom of the QFN package unnecessary. Because of this,

PCB layout may utilize the space under the NX2LP for routing

signals as needed, provided that any traces or vias under the

thermal pad are covered by solder mask or other material to

prevent shorting. Standard PCB layout recommendations for

USB devices still apply.
For further information on this package design, please refer to

the application note from AMKOR titled “Surface Mount

Assembly of AMKOR’s MicroLeadFrame (MLF) Technology.”

This application note provides detailed information on board

mounting guidelines, soldering flow, rework process, etc.

8.0

 PCB Layout Recommendations

The following recommendations should be followed to ensure

reliable High-speed USB performance operation.

• A four-layer impedance controlled board is recommended 

to ensure best signal quality.

• Specify impedance targets (ask your board vendor what 

they can achieve).

• Maintain trace widths and trace spacing to control imped-

ance.

• Minimize stubs on DPLUS and DMINUS to avoid reflected 

signals.

• Place any connections between the USB connector shell 

and signal ground near the USB connector.

• Use bypass/flyback caps on VBUS, placed near connector.
• Keep DPLUS and DMINUS trace lengths to within 2 mm of 

each other in length, with preferred length of 20–30 mm.

• Maintain a solid ground plane under the DPLUS and DMI-

NUS traces. Do not allow the plane to be split under these 

traces.

• Place no vias on the DPLUS or DMINUS trace routing.
• Isolate the DPLUS and DMINUS traces from all other signal 

traces (use >10 mm. spacing for best signal quality).

Source for recommendations: 

• EZ-USB FX2 PCB Design Recommendations, 

www.cy-

press.com/cfuploads/support/app_notes/FX2_PCB.pdf. 

• High-speed USB Platform Design Guidelines, 

www.usb.org/developers/data/hs_usb_pdg_r1_0.pdf.

9.0

 Absolute Maximum Ratings

Storage Temperature...................................–65°C to +150°C
Ambient Temperature with Power 

Supplied............................................................ 0°C to +70°C
Supply Voltage to Ground Potential................–0.5V to +4.0V
DC Input Voltage to Any Input Pin ................................ 5.25V
DC Voltage Applied to Outputs 

in High-Z State.....................................  –0.5V to VCC + 0.5V
Power Dissipation..................................................... 300 mW
Static Discharge Voltage.............................................. 2000V
Max Output Current per IO port................................... 10 mA

10.0

 Operating Conditions

[2]

T

A

 (Ambient Temperature Under Bias) ............. 0°C to +70°C

Supply Voltage............................................+3.00V to +3.60V
Ground Voltage.................................................................. 0V
F

OSC

 (Oscillator or Crystal Frequency) ... 24 MHz ± 100 ppm

Parallel Resonant

Note:

2.

If an alternate clock source is input on XTALIN, it must be supplied with standard 3.3V signaling characteristics and XTALOUT must be left floating.

Table 6-1.  Variable Configuration Data And Default ROM Values

Configuration Data

Description

Default ROM Value

Vendor ID

USB Vendor ID (Assigned by USB-IF)

0x04B4 (Cypress)

Product ID

USB Product ID (Assigned by designer)

0x6813

Serial Number

USB serial number

N/A

Manufacturer String

Manufacturer string in USB descriptors

N/A

Product String

Product string in USB descriptors

N/A

Enable Write Protection

Enables write protection capability

Enabled

SCSI Device Name

String shown in the device manager properties

N/A

[+] Feedback 

Содержание CY7C68023

Страница 1: ...6 QFN package 8 mm 8 mm Support for board level manufacturing test via USB interface 3 3V NAND Flash operation NAND Flash power management support 2 0 Introduction The EZ USB NX2LP NX2LP implements a USB 2 0 NAND Flash controller This controller adheres to the Mass Storage Class Bulk Only Transport Specification The USB port of the NX2LP is connected to a host computer directly or via the downstre...

Страница 2: ...0 AGND GND GND Ground 11 VCC PWR PWR 3 3V supply 12 GND GND GND Ground 13 N C N A N A No connect 14 GND GND GND Ground 15 Reserved N A N A Must be tied HIGH no pull up resistor required Note 1 A sign after the pin name indicates that it is an active LOW signal RESET GND N C N C WP_SW WP_NF LED2 LED1 ALE CLE VCC RE1 RE0 WE R_B1 R_B2 AVCC XTALOUT XTALIN AGND AVCC DPLUS DMINUS AGND VCC GND N C GND 15...

Страница 3: ... Address latch enable 35 LED1 O Z Data activity LED sink 36 LED2 O Z Chip active LED sink 37 WP_NF O Z Write protect NAND Flash 38 WP_SW I Z Write protect switch input 39 N C N A N A No connect 40 N C N A N A No connect 41 GND GND GND Ground 42 RESET I Z NX2LP chip reset 43 VCC PWR PWR 3 3V supply 44 Reserved N A N A Must be tied HIGH 45 CE0 O Z Chip enable 0 46 CE1 O Z Chip enable 1 47 CE2 O Z Ch...

Страница 4: ... I O bus is an address The data is latched into the NAND Flash address register on the rising edge of WE when ALE is HIGH 3 3 9 LED1 The Data Activity LED output pin is used to indicate data transfer activity LED1 is asserted LOW at the beginning of a data transfer and set to a high Z state when the transfer is complete If this functionality is not utilized leave LED1 floating 3 3 10 LED2 The Chip...

Страница 5: ... the NX2LP behaves as a USB 2 0 Mass Storage Class NAND Flash controller This includes all typical USB device states powered configured etc The USB descriptors are returned according to the data stored in the configuration data memory area Normal read and write access to the NAND Flash is available in this mode 6 2 Manufacturing Mode In Manufacturing mode the NX2LP enumerates using the default des...

Страница 6: ...d length of 20 30 mm Maintain a solid ground plane under the DPLUS and DMI NUS traces Do not allow the plane to be split under these traces Place no vias on the DPLUS or DMINUS trace routing Isolate the DPLUS and DMINUS traces from all other signal traces use 10 mm spacing for best signal quality Source for recommendations EZ USB FX2 PCB Design Recommendations www cy press com cfuploads support ap...

Страница 7: ...Crystal Input LOW Voltage 0 5 0 8 V VOH Output Voltage High IOUT 4 mA 2 4 V VOL Output Voltage Low IOUT 4 mA 0 4 V IOH Output Current High 4 mA IOL Output Current Low 4 mA CIN Input Pin Capacitance All but D D 10 pF Only D D 15 pF ICC Supply Current USB High Speed 50 mA USB Full Speed 35 mA ISUSP Suspend Current CY7C68023 Connected 0 5 1 2 3 mA Disconnected 0 3 1 0 3 mA CY7C68024 Connected 300 380...

Страница 8: ...oducts in life support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges 14 0 Package Diagram 15 0 Disclaimers Trademarks and Copyrights EZ USB NX2LP is a trademark and EZ USB is a registered trademark of Cypress Semiconductor Corporation All product and company names mentioned in this document are the trademarks ...

Страница 9: ...t Number 38 08055 REV ECN NO Issue Date Orig of Change Description of Change 286009 SEE ECN GIR New Data Sheet Preliminary Information A 334796 SEE ECN GIR Adjusted default VID PID released as final B 397024 SEE ECN GIR Changed Vcc to 10 in DC Characteristics table Changed the supply voltage tolerance to 10 in the Operating Conditions section Added new logo Feedback ...

Отзывы: