background image

CY7B9910
CY7B9920

Document Number: 38-07135  Rev. *B

Page 2 of 11

Pin Configuration

Test Mode

The TEST input is a three level input. In normal system operation, this pin is connected to ground, allowing the CY7B9910 and
CY7B9920 to operate as described in 

Block Diagram Description

. For testing purposes, any of the three level inputs can have a

removable jumper to ground or be tied LOW through a 100W resistor. This enables an external tester to change the state of these pins.

If the TEST input is forced to its MID or HIGH state, the device operates with its internal phase locked loop disconnected and input
levels supplied to REF directly control all outputs. Relative output-to-output functions are the same as in normal mode.

Pin Definitions

Signal Name

IO

Description

REF

I

Reference frequency input.This input supplies the frequency and timing against which all functional 
variations are measured.

FB

I

PLL feedback input (typically connected to one of the eight outputs).

FS

[1,2,3]

I

Three level frequency range select.

TEST

I

Three level select. See 

TEST MODE

Q[0..7]

O

Clock outputs.

V

CCN

PWR

Power supply for output drivers.

V

CCQ

PWR

Power supply for internal circuitry.

GND

PWR

Ground.

Q4

Q2

REF

V

CCQ

FS

NC

V

CCQ

V

CCN

Q0
Q1

GND

Q3

V

CCN

GND
TEST
NC
GND
V

CCN

Q7
Q6
GND
Q5

V

CCN

FB

SOIC

Top View

1

2
3
4

5
6

7
8
9
10
11
12

15

16

17

18

19

20

24

23
22
21

13

14

7B9910

7B9920

Notes

1. For all three state inputs, HIGH indicates a connection to VCC, LOW indicates a connection to GND, and MID indicates an open connection. Internal termination 

circuitry holds an unconnected input to VCC/2.

2. The level to be set on FS is determined by the “normal” operating frequency (fNOM) of the VCO (see

 Logic Block Diagram

). The frequency appearing at the REF 

and FB inputs are fNOM when the output connected to FB is undivided. The frequency of the REF and FB inputs are fNOM/X when the device is configured for a 
frequency multiplication by using external division in the feedback path of value X.

3. When the FS pin is selected HIGH, the REF input must not transition upon power up until VCC reached 4.3V.

[+] Feedback 

[+] Feedback 

Содержание CY7B9910

Страница 1: ...9920 CMOS The completely integrated PLL enables zero delay capability External divide capability combined with the internal PLL allows distribution of a low frequency clock that is multiplied by virtu...

Страница 2: ...o one of the eight outputs FS 1 2 3 I Three level frequency range select TEST I Three level select See TEST MODE Q 0 7 O Clock outputs VCCN PWR Power supply for output drivers VCCQ PWR Power supply fo...

Страница 3: ...orage Temperature 65 C to 150 C Ambient Temperature with Power Applied 55 C to 125 C Supply Voltage to Ground Potential 0 5V to 7 0V DC Input Voltage 0 5V to 7 0V Output Current into Outputs LOW 64 mA...

Страница 4: ...l 85 85 mA Mil Ind 90 90 ICCN Output Buffer Current per Output Pair 6 VCCN VCCQ Max IOUT 0 mA Input Selects Open fMAX 14 19 mA PD Power Dissipation per Output Pair 7 VCCN VCCQ Max IOUT 0 mA Input Sel...

Страница 5: ...pF CL 30 pF for 5 and 2devices Includes fixture and probe capacitance VCC Switching Characteristics Over the Operating Range 11 CY7B9910 2 8 CY7B9920 2 8 Parameter Description Min Typ Max Min Typ Max...

Страница 6: ...he CY7B9920 are CMOS levels VCC 2 to VCC 2 Test conditions assume signal transition times of 2ns or less and output loading as shown in the AC Test Loads and Waveforms unless otherwise specified 12 Ex...

Страница 7: ...HIGH 5 0 5 0 ns tRPWL REF Pulse Width LOW 5 0 5 0 ns tSKEW Zero Output Skew All Outputs 13 14 0 3 0 75 0 3 0 75 ns tDEV Device to Device Skew 8 15 1 5 1 5 ns tPD Propagation Delay REF Rise to FB Rise...

Страница 8: ...C Timing Diagrams Figure 1 AC Timing Diagrams Figure 2 Zero Skew and Zero Delay Clock Driver tODCV tODCV tREF REF FB Q OTHERQ tRPWH tRPWL tPD tSKEW tSKEW tJR SYSTEM CLOCK FB REF FS Q0 Q1 Q2 Q3 Q4 Q5 Q...

Страница 9: ...ew speci fication coupled with the ability to drive terminated transmission lines with impedances as low as 50 ohms enables efficient printed circuit board design Figure 1 shows the CY7B9910 9920 conn...

Страница 10: ...Y7B9920 5SI 24 Pb Small Outline IC Industrial 750 CY7B9910 7SC 24 Pb Small Outline IC Commercial CY7B9910 7SI 20 24 Pb Small Outline IC Industrial CY7B9920 7SC 20 24 Pb Small Outline IC Commercial CY7...

Страница 11: ...otection United States and foreign United States copyright laws and international treaty provisions Cypress hereby grants to licensee a personal non exclusive non transferable license to copy use modi...

Отзывы: