![Curtiss-Wright SCRAMNet+ SC150e Скачать руководство пользователя страница 17](http://html.mh-extra.com/html/curtiss-wright/scramnet-sc150e/scramnet-sc150e_hardware-reference-manual_2700330017.webp)
SCRAMNET OVERVIEW
Copyright 2007
2-5
S SC150e HARDWARE REFERENCE
PLUS MODES
The PLUS mode protocol enhancement can increase the maximum network throughput
from 6.5 MB/sec to approximately 15.2 to 16.7 MB/sec by the use of variable-length
message packets. Each S SC150e message packet has a 46-bit header plus
the data. The user-selectable maximum message packet size increases the data size from
the normal 32 bits to either 256 or 1024 bytes of data. Data must be written to sequential
longword addresses.
2.5 Auxiliary Control RAM (ACR)
The Auxiliary Control RAM (ACR) provides external triggering and interrupt control by
offering a choice of four actions to occur when a particular S SC150e shared-
memory address is written into. Each shared-memory location has its own action or set of
actions associated with it.
0
1
Shared Memory
ACR Memory
CSR0[4]
Host READ/WRITE
request to a specific
32-bit memory address
Byte 0
Byte 1
Byte 2
Byte 3
Byte 0
PHYSICAL
MEMORY CHIP
DOES NOT
REALLY EXIST
LEGEND
Figure 2-2 ACR/Memory Access
In Figure 2-2, host CPU read/write operations are channeled to either S
SC150e memory or to the ACR. The ACR is a physically separate memory from the
shared memory. Channeling is based on a user-controlled switch setting and may be
toggled to the desired position by writing to a bit in the
S SC150e CSR.
When access to the ACR is enabled, shared memory is not accessible by the host and the
ACR byte is viewed as the least significant byte (LSB) of every shared-memory four -
byte address. The ACR bits define the necessary external trigger and/or interrupt action(s)
taken whenever writing to any byte of the
S SC150e shared-memory four-
byte word.
Only five bits of the ACR are associated with every four-byte word of shared memory
(on even four-byte boundaries). The other 27 bits of the ACR are not used
.
Содержание SCRAMNet+ SC150e
Страница 1: ...SC150e PCI PMC CPCI Bus Universal Signaling Hardware Reference Document No D T MR PCPMCPE A 1 A4 ...
Страница 2: ......
Страница 24: ...SCRAMNET OVERVIEW Copyright 2007 2 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 32: ...PRODUCT OVERVIEW Copyright 2007 3 8 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 45: ...INSTALLATION Copyright 2007 4 13 SCRAMNet SC150e HARDWARE REFERENCE Figure 4 13 Bypass State Power Off ...
Страница 79: ...OPERATION Copyright 2007 5 29 SCRAMNet SC150e HARDWARE REFERENCE Figure 5 10 Quad Switch ...
Страница 82: ......
Страница 94: ......
Страница 108: ......
Страница 120: ...CSR SUMMARY Copyright 2007 C 12 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 121: ...D D CONFIGURATION AIDS APPENDIX D CONFIGURATION AIDS ...
Страница 122: ......
Страница 126: ...CONFIGURATION AIDS Copyright 2007 D 4 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 127: ...1 GLOSSARY GLOSSARY ...
Страница 128: ......
Страница 134: ...GLOSSARY Copyright 2007 Glossary 6 SCRAMNet SC150e HARDWARE REFERENCE This page intentionally left blank ...
Страница 135: ...1 INDEX INDEX ...
Страница 136: ......