BAT32G1x9 user manual | Chapter 4 Clock generation circuit
107 / 1149
Rev.1.02
4.6.4
State transition graph of the CPU clock
The CPU clock state transition diagram of this product is shown in Figure 4-22.
Figure 4-22 State transition diagram of the CPU clock
Power on
release reset
CPU high speed
internal oscilator
in Operation
CPU high speed
internal oscillator:
deep sleep
mode
CPU high speed
internal oscillator:
sleep mode
CPU: XT1
oscillation /
EXCLKS input
in
Operation
CPU: XT1
oscillation /
EXCLKS input
sleep mode
CPU: XT1
oscillation /
EXCLKS input
in Operation
CPU: XT1
oscillation /
EXCLKS input
sleep mode
CPU: X1
oscillation / EXCLK
input
deep
sleep mode
(A)
(B)
(H)
(C)
(D)
(G)
(F)
(I)
X1 oscilation / EXCLK input: stop (input port mode)
XT1 oscilation / EXCLKS input: stop (input port mode)
(E)
( release reset via external reset or LVD circuit)