BAT32G1x9 user manual | Chapter 24 Enhanced DMA
1020 / 1149
Rev.1.02
24.3.6
DMA block size register j (DMBLSj) (j=0~39).
This register sets the block size of the data transfer that is started once.
Figure 24-7
DMA block size register j (DMBLSj).
Address: Refer to
"24.3.2Control data". After reset: indefinite value
R/W
Symbol:
15
14
13
12
11
10
9
8
DMBLSj
DMBLSj15
DMBLSj14
DMBLSj13
DMBLSj12
DMBLSj11
DMBLSj10
DMBLSj9
DMBLSj8
7
6
5
4
3
2
1
0
DMBLSj7
DMBLSj6
DMBLSj5
DMBLSj4
DMBLSj3
DMBLSj2
DMBLSj1
DMBLSj0
DMBLSj
The size of the transfer block
8-bit transmission
16-bit transmission
32-bit transmission
00H
Prohibit settings
Prohibit settings
Prohibit settings
01H
1 byte
2 bytes
4 bytes
02H
2 bytes
4 bytes
8 bytes
03H
3 bytes
6 bytes
12 bytes
•
•
•
•
•
•
•
•
•
•
•
•
FDH
253 bytes
506 bytes
1012 bytes
FEH
254 bytes
508 bytes
1016 bytes
FFH
255 bytes
510 bytes
1020 bytes
•
•
•
•
•
•
•
•
•
•
•
•
FFFFH
65535
bytes
131070 bytes
262140 bytes
Note 1. Access to the DMBLSj
register
cannot be made
via
DMA
transfer
.