DAI Hardware Configuration
CS4953xx Hardware Users Manual
DS732UM7
Copyright 2008 Cirrus Logic, Inc
5-4
5.1.4 Digital Audio Formats
The DAI has 5 stereo data input pins that are fully configurable including support for I
2
S, and left-justified formats.
DAI ports are programmed for slave operation, where DAIn_LRCLK and DAIn_SCLK are inputs only. This
subsection describes some common audio formats that CS4953xx supports. It should be noted that the input ports
use up to 32-bit PCM resolution and 16-bit compressed data word lengths.
5.1.4.1 I
2
S Format
illustrates the I
2
S format. For I
2
S, data is presented most-significant bit (MSB) first, one SCLK delay
after the transition of DAIn_LRCLK, and is valid on the rising edge of DAIn_SCLK. For the I
2
S format, the left
subframe is presented when DAIn_LRCLK is low, and the right subframe is presented when DAIn_LRCLK is high.
Figure 5-2. I2S format (Rising Edge Valid SCLK)
5.1.4.2 Left-Justified Format
illustrates the left-justified format with a rising-edge DAIn_SCLK. Data is presented most-significant bit
first on the first DAIn_SCLK after a DAIn_LRCLK transition and is valid on the rising edge of DAIn_SCLK. For
the left-justified format, the left subframe is presented when DAIn_LRCLK is high and the right subframe is
presented when DAIn_LRCLK is low. The left-justified format can also be programmed for data to be valid on the
falling edge of DAIn_SCLK.
Figure 5-3. Left-justified Format (Rising Edge Valid SCLK)
5.2 DAI Hardware Configuration
After code download or soft reset, and before kickstarting the application, the host has the option of changing the
default hardware configuration. (Please see AN288, “CS4953xx Firmware User’s Manual” for more information on
kickstarting). In general, the hardware configuration can only be changed immediately after download or after soft
reset.
Hardware configuration messages are used to physically reconfigure the hardware of the audio decoder, as when
enabling or disabling address checking for the serial communication port. Hardware configuration messages are also
DAO_LRCLK
DAO_SCLK
Left Channel
Right Channel
DAO_DATA
+3 +2 +1 LSB
+5 +4
MSB-1 -2 -3 -4 -5
+3 +2 +1 LSB
+5 +4
MSB-1 -2 -3 -4
DAIn_LRCLK
DAIn_SCLK
L e ft C h a n n e l
R i g ht C h a n n el
DAIn_DATA
+3
+2
+1
LSB
+5
+4
MSB
-1
-2
-3
-4
-5
+3
+2
+1
+5
+4
-1
-2
-3
-4
LSB
MSB
Содержание CS4953xx
Страница 34: ...Softboot CS4953xx Hardware Users Manual DS732UM7 Copyright 2008 Cirrus Logic Inc 2 18 ...
Страница 56: ...SPI Port CS4953xx Hardware Users Manual DS732UM7 Copyright 2008 Cirrus Logic Inc 3 22 ...
Страница 58: ...CS4953xx Hardware Users Manual DS732UM7 Copyright 2008 Cirrus Logic Inc 4 2 ...
Страница 88: ...SDRAM Flash Controller Interface CS4953xx Hardware Users Manual DS732UM7 Copyright 2008 Cirrus Logic Inc 8 10 ...
Страница 118: ...Revision History CS4953xx Hardware Users Manual DS732UM7 Copyright 2008 Cirrus Logic Inc 9 30 ...