CHAPTER 2
2 - 32
COPYRIGHT © 1999 CANON INC. CANOSCAN FB330/FB630 SERIES REV.0 OCT. 1999 PRINTED IN JAPAN (IMPRIME AU JAPON)
D. Scanning Unit Drive Motor Control Circuit
Figure 2-21 shows a block diagram of the scanning unit drive motor control circuit. The
CPU analyzes each command sent from the host computer via gate array and sets to generate
Pulse Motor Forward Clock (PMFCK) based on the scaling for the gate array. The gate array
converts the PMFCK signals into the four phase motor drive pulse signals (PHAP, PHAN, PHBP,
PHBN), which are sent to the scanning unit drive motor via the motor driver.
When the host computer changes the resolution, the CPU sets to change the frequency of
the PMFCK signals for the gate array, then changes the rotating speed of the scanning unit
drive motor.
Figure 2-21
CPU
PHAP
PHAN
PHBP
PHBN
M1
PMENB
PMFCK
AP
AN
BP
BN
J3-17
-18
-19
-20
Main PCB
Gate array
To host
computer
Scanning unit
drive motor
Motor
driver
Содержание CanoScan FB 630P
Страница 4: ......
Страница 6: ......
Страница 10: ......
Страница 12: ......
Страница 26: ......
Страница 28: ......
Страница 72: ......
Страница 74: ......
Страница 92: ......
Страница 94: ......
Страница 96: ......
Страница 98: ......
Страница 122: ......
Страница 128: ...6 6 COPYRIGHT 1999 CANON INC CANOSCAN FB330 FB630 SERIES REV 0 OCT 1999 PRINTED IN JAPAN IMPRIME AU JAPON ...
Страница 136: ......
Страница 138: ......