BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
242
Section 8: PCI Bus and HyperTransport Fabric
Document
1250_1125-UM100CB-R
3
RetryErr
R/C 1’b0
Set when a transfer is aborted because a read was retried more than the
RetryTimeout (See
). The RetryIntEn bit must be set in order
for this bit to be set. Software must write a 1 to this bit to clear it and remove the
interrupt.
4
TrdyIntEn
R/W 1’b0
If this bit is set the PCI error interrupt will be raised and the TrdyErr bit set on a TRDY
timeout. If this bit is clear no interrupt will be raised and the TrdyErr bit will not be set.
5
RetryIntMask
R/W 1’b0
If this bit is set the PCI error interrupt will be raised and the RetryErr bit set on a
Retry timeout. If this bit is clear no interrupt will be raised and the RetryErr bit will
not be set.
6
DisMulti
R/W 1’b0
This bit should be clear for normal operation.
31:7
reserved
R/0 25’b0
Reserved
Table 135: PCI Additional Status and Control Register - Offset 88 Bits [31:0]
(Cont.)
Bits
Name
Default
Description
Table 136: PCI INTA Control Register - Offset 90 Bits [31:0]
Bits
Name
Default
Description
0
signalINTA
R/W 1’b0
If this bit is set the P_INTA_L line will be asserted. This is intended for use in Device
Mode when the device needs to interrupt the host. Note that the input from
P_INTA_L is still active, so setting the bit will raise a PCI INTA interrupt to the
interrupt mapper.
This register should only be accessed from the ZBbus side of the PCI interface.
Writing to this register from the PCI interface will have UNPREDICTABLE results.
31:1
reserved
R/0 31’b0
Reserved
Table 137: PCI Read Host Register - Offset 94 Bits [31:0]
Bits
Name
Default
Description
0
rd_host
W/O 1'b1
This bit controls CPU read access to the PCI configuration registers when the
interface is in device mode.
By default this bit is set, allowing read access to the static PCI registers, the BAR0
map, the SubSysSet and SignalINTA registers. While this bit is set any read
requests from the PCI bus will be issued a retry.
When this bit is clear the CPU can still write the registers but reads will return
UNPREDICTABLE data.
31:1
reserved
W/O 31'b0
Reserved
Table 138: PCI Adaptive Extend Register - Offset 98 Bits [31:0]
Bits
Name
Default
Description
0
reserved
1'b0
Reserved
3:1
nom_tar_retry_h
R/W 3'b0 This field is the top three bits of the nom_tar_retry value used by the adaptive retry
algorithm.
(See
PCI Feature Control Register bits 10:7)
5:4
max_tar_retry_h
R/W 2'b0 This field is the top two bits of the max_tar_retry value used by the adaptive retry
algorithm.
(See
PCI Feature Control Register bits 15:11)
6
dis_dmar_iow_dep
1'b0
This bit should be zero for normal operation. If set no checking is performed for
dependencies between DMA read data return and PIO writes.
Содержание BCM1125
Страница 18: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xviii Document 1250_1125 UM100CB R ...
Страница 28: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page xxviii Document 1250_1125 UM100CB R ...
Страница 515: ...BCM1250 BCM1125 BCM1125H User Manual 10 21 02 Broadcom Corporation Page vii Index Document 1250_1125 UM100CB R ...